123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262 |
- /*
- * system.h - SOPC Builder system and BSP software package information
- *
- * Machine generated for CPU 'nios2' in SOPC Builder design 'nios2_uc'
- * SOPC Builder design path: ../../nios2_uc.sopcinfo
- *
- * Generated: Thu Nov 26 14:54:01 CET 2020
- */
- /*
- * DO NOT MODIFY THIS FILE
- *
- * Changing this file will have subtle consequences
- * which will almost certainly lead to a nonfunctioning
- * system. If you do modify this file, be aware that your
- * changes will be overwritten and lost when this file
- * is generated again.
- *
- * DO NOT MODIFY THIS FILE
- */
- /*
- * License Agreement
- *
- * Copyright (c) 2008
- * Altera Corporation, San Jose, California, USA.
- * All rights reserved.
- *
- * Permission is hereby granted, free of charge, to any person obtaining a
- * copy of this software and associated documentation files (the "Software"),
- * to deal in the Software without restriction, including without limitation
- * the rights to use, copy, modify, merge, publish, distribute, sublicense,
- * and/or sell copies of the Software, and to permit persons to whom the
- * Software is furnished to do so, subject to the following conditions:
- *
- * The above copyright notice and this permission notice shall be included in
- * all copies or substantial portions of the Software.
- *
- * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
- * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
- * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
- * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
- * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
- * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
- * DEALINGS IN THE SOFTWARE.
- *
- * This agreement shall be governed in all respects by the laws of the State
- * of California and by the laws of the United States of America.
- */
- #ifndef __SYSTEM_H_
- #define __SYSTEM_H_
- /* Include definitions from linker script generator */
- #include "linker.h"
- /*
- * CPU configuration
- *
- */
- #define ALT_CPU_ARCHITECTURE "altera_nios2_gen2"
- #define ALT_CPU_BIG_ENDIAN 0
- #define ALT_CPU_BREAK_ADDR 0x00080820
- #define ALT_CPU_CPU_ARCH_NIOS2_R1
- #define ALT_CPU_CPU_FREQ 50000000u
- #define ALT_CPU_CPU_ID_SIZE 1
- #define ALT_CPU_CPU_ID_VALUE 0x00000000
- #define ALT_CPU_CPU_IMPLEMENTATION "tiny"
- #define ALT_CPU_DATA_ADDR_WIDTH 0x14
- #define ALT_CPU_DCACHE_LINE_SIZE 0
- #define ALT_CPU_DCACHE_LINE_SIZE_LOG2 0
- #define ALT_CPU_DCACHE_SIZE 0
- #define ALT_CPU_EXCEPTION_ADDR 0x00040020
- #define ALT_CPU_FLASH_ACCELERATOR_LINES 0
- #define ALT_CPU_FLASH_ACCELERATOR_LINE_SIZE 0
- #define ALT_CPU_FLUSHDA_SUPPORTED
- #define ALT_CPU_FREQ 50000000
- #define ALT_CPU_HARDWARE_DIVIDE_PRESENT 0
- #define ALT_CPU_HARDWARE_MULTIPLY_PRESENT 0
- #define ALT_CPU_HARDWARE_MULX_PRESENT 0
- #define ALT_CPU_HAS_DEBUG_CORE 1
- #define ALT_CPU_HAS_DEBUG_STUB
- #define ALT_CPU_HAS_ILLEGAL_INSTRUCTION_EXCEPTION
- #define ALT_CPU_HAS_JMPI_INSTRUCTION
- #define ALT_CPU_ICACHE_LINE_SIZE 0
- #define ALT_CPU_ICACHE_LINE_SIZE_LOG2 0
- #define ALT_CPU_ICACHE_SIZE 0
- #define ALT_CPU_INST_ADDR_WIDTH 0x14
- #define ALT_CPU_NAME "nios2"
- #define ALT_CPU_OCI_VERSION 1
- #define ALT_CPU_RESET_ADDR 0x00040000
- /*
- * CPU configuration (with legacy prefix - don't use these anymore)
- *
- */
- #define NIOS2_BIG_ENDIAN 0
- #define NIOS2_BREAK_ADDR 0x00080820
- #define NIOS2_CPU_ARCH_NIOS2_R1
- #define NIOS2_CPU_FREQ 50000000u
- #define NIOS2_CPU_ID_SIZE 1
- #define NIOS2_CPU_ID_VALUE 0x00000000
- #define NIOS2_CPU_IMPLEMENTATION "tiny"
- #define NIOS2_DATA_ADDR_WIDTH 0x14
- #define NIOS2_DCACHE_LINE_SIZE 0
- #define NIOS2_DCACHE_LINE_SIZE_LOG2 0
- #define NIOS2_DCACHE_SIZE 0
- #define NIOS2_EXCEPTION_ADDR 0x00040020
- #define NIOS2_FLASH_ACCELERATOR_LINES 0
- #define NIOS2_FLASH_ACCELERATOR_LINE_SIZE 0
- #define NIOS2_FLUSHDA_SUPPORTED
- #define NIOS2_HARDWARE_DIVIDE_PRESENT 0
- #define NIOS2_HARDWARE_MULTIPLY_PRESENT 0
- #define NIOS2_HARDWARE_MULX_PRESENT 0
- #define NIOS2_HAS_DEBUG_CORE 1
- #define NIOS2_HAS_DEBUG_STUB
- #define NIOS2_HAS_ILLEGAL_INSTRUCTION_EXCEPTION
- #define NIOS2_HAS_JMPI_INSTRUCTION
- #define NIOS2_ICACHE_LINE_SIZE 0
- #define NIOS2_ICACHE_LINE_SIZE_LOG2 0
- #define NIOS2_ICACHE_SIZE 0
- #define NIOS2_INST_ADDR_WIDTH 0x14
- #define NIOS2_OCI_VERSION 1
- #define NIOS2_RESET_ADDR 0x00040000
- /*
- * Define for each module class mastered by the CPU
- *
- */
- #define __ALTERA_AVALON_JTAG_UART
- #define __ALTERA_AVALON_ONCHIP_MEMORY2
- #define __ALTERA_AVALON_PIO
- #define __ALTERA_NIOS2_GEN2
- /*
- * System configuration
- *
- */
- #define ALT_DEVICE_FAMILY "Cyclone IV E"
- #define ALT_ENHANCED_INTERRUPT_API_PRESENT
- #define ALT_IRQ_BASE NULL
- #define ALT_LOG_PORT "/dev/null"
- #define ALT_LOG_PORT_BASE 0x0
- #define ALT_LOG_PORT_DEV null
- #define ALT_LOG_PORT_TYPE ""
- #define ALT_NUM_EXTERNAL_INTERRUPT_CONTROLLERS 0
- #define ALT_NUM_INTERNAL_INTERRUPT_CONTROLLERS 1
- #define ALT_NUM_INTERRUPT_CONTROLLERS 1
- #define ALT_STDERR "/dev/jtag_uart"
- #define ALT_STDERR_BASE 0x81028
- #define ALT_STDERR_DEV jtag_uart
- #define ALT_STDERR_IS_JTAG_UART
- #define ALT_STDERR_PRESENT
- #define ALT_STDERR_TYPE "altera_avalon_jtag_uart"
- #define ALT_STDIN "/dev/jtag_uart"
- #define ALT_STDIN_BASE 0x81028
- #define ALT_STDIN_DEV jtag_uart
- #define ALT_STDIN_IS_JTAG_UART
- #define ALT_STDIN_PRESENT
- #define ALT_STDIN_TYPE "altera_avalon_jtag_uart"
- #define ALT_STDOUT "/dev/jtag_uart"
- #define ALT_STDOUT_BASE 0x81028
- #define ALT_STDOUT_DEV jtag_uart
- #define ALT_STDOUT_IS_JTAG_UART
- #define ALT_STDOUT_PRESENT
- #define ALT_STDOUT_TYPE "altera_avalon_jtag_uart"
- #define ALT_SYSTEM_NAME "nios2_uc"
- /*
- * hal configuration
- *
- */
- #define ALT_INCLUDE_INSTRUCTION_RELATED_EXCEPTION_API
- #define ALT_MAX_FD 32
- #define ALT_SYS_CLK none
- #define ALT_TIMESTAMP_CLK none
- /*
- * jtag_uart configuration
- *
- */
- #define ALT_MODULE_CLASS_jtag_uart altera_avalon_jtag_uart
- #define JTAG_UART_BASE 0x81028
- #define JTAG_UART_IRQ 0
- #define JTAG_UART_IRQ_INTERRUPT_CONTROLLER_ID 0
- #define JTAG_UART_NAME "/dev/jtag_uart"
- #define JTAG_UART_READ_DEPTH 64
- #define JTAG_UART_READ_THRESHOLD 8
- #define JTAG_UART_SPAN 8
- #define JTAG_UART_TYPE "altera_avalon_jtag_uart"
- #define JTAG_UART_WRITE_DEPTH 64
- #define JTAG_UART_WRITE_THRESHOLD 8
- /*
- * onchip_memory2 configuration
- *
- */
- #define ALT_MODULE_CLASS_onchip_memory2 altera_avalon_onchip_memory2
- #define ONCHIP_MEMORY2_ALLOW_IN_SYSTEM_MEMORY_CONTENT_EDITOR 0
- #define ONCHIP_MEMORY2_ALLOW_MRAM_SIM_CONTENTS_ONLY_FILE 0
- #define ONCHIP_MEMORY2_BASE 0x40000
- #define ONCHIP_MEMORY2_CONTENTS_INFO ""
- #define ONCHIP_MEMORY2_DUAL_PORT 0
- #define ONCHIP_MEMORY2_GUI_RAM_BLOCK_TYPE "AUTO"
- #define ONCHIP_MEMORY2_INIT_CONTENTS_FILE "nios2_uc_onchip_memory2"
- #define ONCHIP_MEMORY2_INIT_MEM_CONTENT 1
- #define ONCHIP_MEMORY2_INSTANCE_ID "NONE"
- #define ONCHIP_MEMORY2_IRQ -1
- #define ONCHIP_MEMORY2_IRQ_INTERRUPT_CONTROLLER_ID -1
- #define ONCHIP_MEMORY2_NAME "/dev/onchip_memory2"
- #define ONCHIP_MEMORY2_NON_DEFAULT_INIT_FILE_ENABLED 0
- #define ONCHIP_MEMORY2_RAM_BLOCK_TYPE "AUTO"
- #define ONCHIP_MEMORY2_READ_DURING_WRITE_MODE "DONT_CARE"
- #define ONCHIP_MEMORY2_SINGLE_CLOCK_OP 0
- #define ONCHIP_MEMORY2_SIZE_MULTIPLE 1
- #define ONCHIP_MEMORY2_SIZE_VALUE 204800
- #define ONCHIP_MEMORY2_SPAN 204800
- #define ONCHIP_MEMORY2_TYPE "altera_avalon_onchip_memory2"
- #define ONCHIP_MEMORY2_WRITABLE 1
- /*
- * pio_LED configuration
- *
- */
- #define ALT_MODULE_CLASS_pio_LED altera_avalon_pio
- #define PIO_LED_BASE 0x81010
- #define PIO_LED_BIT_CLEARING_EDGE_REGISTER 0
- #define PIO_LED_BIT_MODIFYING_OUTPUT_REGISTER 0
- #define PIO_LED_CAPTURE 0
- #define PIO_LED_DATA_WIDTH 32
- #define PIO_LED_DO_TEST_BENCH_WIRING 0
- #define PIO_LED_DRIVEN_SIM_VALUE 0
- #define PIO_LED_EDGE_TYPE "NONE"
- #define PIO_LED_FREQ 50000000
- #define PIO_LED_HAS_IN 0
- #define PIO_LED_HAS_OUT 1
- #define PIO_LED_HAS_TRI 0
- #define PIO_LED_IRQ -1
- #define PIO_LED_IRQ_INTERRUPT_CONTROLLER_ID -1
- #define PIO_LED_IRQ_TYPE "NONE"
- #define PIO_LED_NAME "/dev/pio_LED"
- #define PIO_LED_RESET_VALUE 0
- #define PIO_LED_SPAN 16
- #define PIO_LED_TYPE "altera_avalon_pio"
- #endif /* __SYSTEM_H_ */
|