design_1.hwh 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709
  1. <?xml version="1.0" encoding="UTF-8" standalone="no" ?>
  2. <EDKSYSTEM EDWVERSION="1.2" TIMESTAMP="Mon Apr 20 19:50:50 2020" VIVADOVERSION="2018.3">
  3. <SYSTEMINFO ARCH="artix7" DEVICE="7a100t" NAME="design_1" PACKAGE="csg324" SPEEDGRADE="-1"/>
  4. <EXTERNALPORTS>
  5. <PORT DIR="I" NAME="reset_rtl_0" SIGIS="rst" SIGNAME="External_Ports_reset_rtl_0">
  6. <CONNECTIONS>
  7. <CONNECTION INSTANCE="negate_0" PORT="A"/>
  8. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="btn_reset"/>
  9. <CONNECTION INSTANCE="packaging_1" PORT="rst"/>
  10. </CONNECTIONS>
  11. </PORT>
  12. <PORT CLKFREQUENCY="100000000" DIR="I" NAME="clk_100MHz" SIGIS="clk" SIGNAME="External_Ports_clk_100MHz">
  13. <CONNECTIONS>
  14. <CONNECTION INSTANCE="fifo_input" PORT="clk"/>
  15. <CONNECTION INSTANCE="c_counter_binary_0" PORT="CLK"/>
  16. <CONNECTION INSTANCE="c_counter_binary_1" PORT="CLK"/>
  17. <CONNECTION INSTANCE="segment_0" PORT="clk"/>
  18. <CONNECTION INSTANCE="negate_0" PORT="CLK"/>
  19. <CONNECTION INSTANCE="fifo_output" PORT="wr_clk"/>
  20. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="clk100mhz"/>
  21. <CONNECTION INSTANCE="packaging_1" PORT="clk"/>
  22. </CONNECTIONS>
  23. </PORT>
  24. <PORT DIR="I" LEFT="4" NAME="sw_0" RIGHT="0" SIGIS="undef" SIGNAME="External_Ports_sw_0">
  25. <CONNECTIONS>
  26. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="ip"/>
  27. </CONNECTIONS>
  28. </PORT>
  29. <PORT DIR="O" LEFT="15" NAME="led_0" RIGHT="0" SIGIS="undef" SIGNAME="xlconcat_4_dout">
  30. <CONNECTIONS>
  31. <CONNECTION INSTANCE="xlconcat_4" PORT="dout"/>
  32. </CONNECTIONS>
  33. </PORT>
  34. <PORT DIR="O" NAME="led17_r_0" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_led17_r">
  35. <CONNECTIONS>
  36. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="led17_r"/>
  37. </CONNECTIONS>
  38. </PORT>
  39. <PORT DIR="O" NAME="led17_g_0" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_led17_g">
  40. <CONNECTIONS>
  41. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="led17_g"/>
  42. </CONNECTIONS>
  43. </PORT>
  44. <PORT DIR="O" NAME="led17_b_0" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_led17_b">
  45. <CONNECTIONS>
  46. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="led17_b"/>
  47. </CONNECTIONS>
  48. </PORT>
  49. <PORT DIR="O" NAME="led16_r_0" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_led16_r">
  50. <CONNECTIONS>
  51. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="led16_r"/>
  52. </CONNECTIONS>
  53. </PORT>
  54. <PORT DIR="O" NAME="led16_g_0" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_led16_g">
  55. <CONNECTIONS>
  56. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="led16_g"/>
  57. </CONNECTIONS>
  58. </PORT>
  59. <PORT DIR="O" NAME="led16_b_0" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_led16_b">
  60. <CONNECTIONS>
  61. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="led16_b"/>
  62. </CONNECTIONS>
  63. </PORT>
  64. <PORT DIR="O" NAME="eth_refclk_0" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_eth_refclk">
  65. <CONNECTIONS>
  66. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="eth_refclk"/>
  67. </CONNECTIONS>
  68. </PORT>
  69. <PORT DIR="IO" NAME="eth_mdio_0" SIGIS="undef" SIGNAME="External_Ports_eth_mdio_0">
  70. <CONNECTIONS>
  71. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="eth_mdio"/>
  72. </CONNECTIONS>
  73. </PORT>
  74. <PORT DIR="O" NAME="eth_mdc_0" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_eth_mdc">
  75. <CONNECTIONS>
  76. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="eth_mdc"/>
  77. </CONNECTIONS>
  78. </PORT>
  79. <PORT DIR="IO" NAME="eth_rxerr_0" SIGIS="undef" SIGNAME="External_Ports_eth_rxerr_0">
  80. <CONNECTIONS>
  81. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="eth_rxerr"/>
  82. </CONNECTIONS>
  83. </PORT>
  84. <PORT DIR="IO" NAME="eth_txen_0" SIGIS="undef" SIGNAME="External_Ports_eth_txen_0">
  85. <CONNECTIONS>
  86. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="eth_txen"/>
  87. </CONNECTIONS>
  88. </PORT>
  89. <PORT DIR="IO" NAME="eth_crsdv_0" SIGIS="undef" SIGNAME="External_Ports_eth_crsdv_0">
  90. <CONNECTIONS>
  91. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="eth_crsdv"/>
  92. </CONNECTIONS>
  93. </PORT>
  94. <PORT DIR="IO" NAME="eth_rstn_0" SIGIS="rst" SIGNAME="External_Ports_eth_rstn_0">
  95. <CONNECTIONS>
  96. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="eth_rstn"/>
  97. </CONNECTIONS>
  98. </PORT>
  99. <PORT DIR="IO" LEFT="1" NAME="eth_rxd_0" RIGHT="0" SIGIS="undef" SIGNAME="External_Ports_eth_rxd_0">
  100. <CONNECTIONS>
  101. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="eth_rxd"/>
  102. </CONNECTIONS>
  103. </PORT>
  104. <PORT DIR="IO" LEFT="1" NAME="eth_txd_0" RIGHT="0" SIGIS="undef" SIGNAME="External_Ports_eth_txd_0">
  105. <CONNECTIONS>
  106. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="eth_txd"/>
  107. </CONNECTIONS>
  108. </PORT>
  109. <PORT DIR="O" LEFT="0" NAME="anodes_0" RIGHT="7" SIGIS="undef" SIGNAME="segment_0_anodes">
  110. <CONNECTIONS>
  111. <CONNECTION INSTANCE="segment_0" PORT="anodes"/>
  112. </CONNECTIONS>
  113. </PORT>
  114. <PORT DIR="O" LEFT="0" NAME="cathodes_0" RIGHT="7" SIGIS="undef" SIGNAME="segment_0_cathodes">
  115. <CONNECTIONS>
  116. <CONNECTION INSTANCE="segment_0" PORT="cathodes"/>
  117. </CONNECTIONS>
  118. </PORT>
  119. </EXTERNALPORTS>
  120. <EXTERNALINTERFACES/>
  121. <MODULES>
  122. <MODULE COREREVISION="12" FULLNAME="/c_counter_binary_0" HWVERSION="12.0" INSTANCE="c_counter_binary_0" IPTYPE="PERIPHERAL" IS_ENABLE="1" MODCLASS="PERIPHERAL" MODTYPE="c_counter_binary" VLNV="xilinx.com:ip:c_counter_binary:12.0">
  123. <DOCUMENTS>
  124. <DOCUMENT SOURCE="http://www.xilinx.com/cgi-bin/docs/ipdoc?c=c_counter_binary;v=v12_0;d=pg121-c-counter-binary.pdf"/>
  125. </DOCUMENTS>
  126. <PARAMETERS>
  127. <PARAMETER NAME="C_IMPLEMENTATION" VALUE="0"/>
  128. <PARAMETER NAME="C_VERBOSITY" VALUE="0"/>
  129. <PARAMETER NAME="C_XDEVICEFAMILY" VALUE="artix7"/>
  130. <PARAMETER NAME="C_WIDTH" VALUE="16"/>
  131. <PARAMETER NAME="C_HAS_CE" VALUE="1"/>
  132. <PARAMETER NAME="C_HAS_SCLR" VALUE="1"/>
  133. <PARAMETER NAME="C_RESTRICT_COUNT" VALUE="1"/>
  134. <PARAMETER NAME="C_COUNT_TO" VALUE="10011100001111"/>
  135. <PARAMETER NAME="C_COUNT_BY" VALUE="1"/>
  136. <PARAMETER NAME="C_COUNT_MODE" VALUE="0"/>
  137. <PARAMETER NAME="C_THRESH0_VALUE" VALUE="1"/>
  138. <PARAMETER NAME="C_CE_OVERRIDES_SYNC" VALUE="0"/>
  139. <PARAMETER NAME="C_HAS_THRESH0" VALUE="0"/>
  140. <PARAMETER NAME="C_HAS_LOAD" VALUE="0"/>
  141. <PARAMETER NAME="C_LOAD_LOW" VALUE="0"/>
  142. <PARAMETER NAME="C_LATENCY" VALUE="1"/>
  143. <PARAMETER NAME="C_FB_LATENCY" VALUE="2"/>
  144. <PARAMETER NAME="C_AINIT_VAL" VALUE="0"/>
  145. <PARAMETER NAME="C_SINIT_VAL" VALUE="0"/>
  146. <PARAMETER NAME="C_SCLR_OVERRIDES_SSET" VALUE="1"/>
  147. <PARAMETER NAME="C_HAS_SSET" VALUE="0"/>
  148. <PARAMETER NAME="C_HAS_SINIT" VALUE="0"/>
  149. <PARAMETER NAME="Component_Name" VALUE="design_1_c_counter_binary_0_0"/>
  150. <PARAMETER NAME="Implementation" VALUE="Fabric"/>
  151. <PARAMETER NAME="Output_Width" VALUE="16"/>
  152. <PARAMETER NAME="Increment_Value" VALUE="1"/>
  153. <PARAMETER NAME="Restrict_Count" VALUE="true"/>
  154. <PARAMETER NAME="Final_Count_Value" VALUE="270F"/>
  155. <PARAMETER NAME="Count_Mode" VALUE="UP"/>
  156. <PARAMETER NAME="Sync_Threshold_Output" VALUE="false"/>
  157. <PARAMETER NAME="Threshold_Value" VALUE="1"/>
  158. <PARAMETER NAME="CE" VALUE="true"/>
  159. <PARAMETER NAME="SCLR" VALUE="true"/>
  160. <PARAMETER NAME="SSET" VALUE="false"/>
  161. <PARAMETER NAME="SINIT" VALUE="false"/>
  162. <PARAMETER NAME="SINIT_Value" VALUE="0"/>
  163. <PARAMETER NAME="SyncCtrlPriority" VALUE="Reset_Overrides_Set"/>
  164. <PARAMETER NAME="Sync_CE_Priority" VALUE="Sync_Overrides_CE"/>
  165. <PARAMETER NAME="AINIT_Value" VALUE="0"/>
  166. <PARAMETER NAME="Load" VALUE="false"/>
  167. <PARAMETER NAME="Latency_Configuration" VALUE="Automatic"/>
  168. <PARAMETER NAME="Latency" VALUE="1"/>
  169. <PARAMETER NAME="Fb_Latency_Configuration" VALUE="Automatic"/>
  170. <PARAMETER NAME="Fb_Latency" VALUE="2"/>
  171. <PARAMETER NAME="Load_Sense" VALUE="Active_High"/>
  172. <PARAMETER NAME="EDK_IPTYPE" VALUE="PERIPHERAL"/>
  173. </PARAMETERS>
  174. <PORTS>
  175. <PORT CLKFREQUENCY="100000000" DIR="I" NAME="CLK" SIGIS="clk" SIGNAME="External_Ports_clk_100MHz">
  176. <CONNECTIONS>
  177. <CONNECTION INSTANCE="External_Ports" PORT="clk_100MHz"/>
  178. </CONNECTIONS>
  179. </PORT>
  180. <PORT DIR="I" NAME="CE" SIGIS="ce" SIGNAME="fifo_output_overflow">
  181. <CONNECTIONS>
  182. <CONNECTION INSTANCE="fifo_output" PORT="overflow"/>
  183. </CONNECTIONS>
  184. </PORT>
  185. <PORT DIR="I" NAME="SCLR" SIGIS="rst" SIGNAME="negate_0_S">
  186. <CONNECTIONS>
  187. <CONNECTION INSTANCE="negate_0" PORT="S"/>
  188. </CONNECTIONS>
  189. </PORT>
  190. <PORT DIR="O" LEFT="15" NAME="Q" RIGHT="0" SIGIS="data" SIGNAME="c_counter_binary_0_Q">
  191. <CONNECTIONS>
  192. <CONNECTION INSTANCE="segment_0" PORT="num2"/>
  193. </CONNECTIONS>
  194. </PORT>
  195. </PORTS>
  196. <BUSINTERFACES/>
  197. </MODULE>
  198. <MODULE COREREVISION="12" FULLNAME="/c_counter_binary_1" HWVERSION="12.0" INSTANCE="c_counter_binary_1" IPTYPE="PERIPHERAL" IS_ENABLE="1" MODCLASS="PERIPHERAL" MODTYPE="c_counter_binary" VLNV="xilinx.com:ip:c_counter_binary:12.0">
  199. <DOCUMENTS>
  200. <DOCUMENT SOURCE="http://www.xilinx.com/cgi-bin/docs/ipdoc?c=c_counter_binary;v=v12_0;d=pg121-c-counter-binary.pdf"/>
  201. </DOCUMENTS>
  202. <PARAMETERS>
  203. <PARAMETER NAME="C_IMPLEMENTATION" VALUE="0"/>
  204. <PARAMETER NAME="C_VERBOSITY" VALUE="0"/>
  205. <PARAMETER NAME="C_XDEVICEFAMILY" VALUE="artix7"/>
  206. <PARAMETER NAME="C_WIDTH" VALUE="16"/>
  207. <PARAMETER NAME="C_HAS_CE" VALUE="1"/>
  208. <PARAMETER NAME="C_HAS_SCLR" VALUE="1"/>
  209. <PARAMETER NAME="C_RESTRICT_COUNT" VALUE="1"/>
  210. <PARAMETER NAME="C_COUNT_TO" VALUE="10011100001111"/>
  211. <PARAMETER NAME="C_COUNT_BY" VALUE="1"/>
  212. <PARAMETER NAME="C_COUNT_MODE" VALUE="0"/>
  213. <PARAMETER NAME="C_THRESH0_VALUE" VALUE="1"/>
  214. <PARAMETER NAME="C_CE_OVERRIDES_SYNC" VALUE="0"/>
  215. <PARAMETER NAME="C_HAS_THRESH0" VALUE="0"/>
  216. <PARAMETER NAME="C_HAS_LOAD" VALUE="0"/>
  217. <PARAMETER NAME="C_LOAD_LOW" VALUE="0"/>
  218. <PARAMETER NAME="C_LATENCY" VALUE="1"/>
  219. <PARAMETER NAME="C_FB_LATENCY" VALUE="2"/>
  220. <PARAMETER NAME="C_AINIT_VAL" VALUE="0"/>
  221. <PARAMETER NAME="C_SINIT_VAL" VALUE="0"/>
  222. <PARAMETER NAME="C_SCLR_OVERRIDES_SSET" VALUE="1"/>
  223. <PARAMETER NAME="C_HAS_SSET" VALUE="0"/>
  224. <PARAMETER NAME="C_HAS_SINIT" VALUE="0"/>
  225. <PARAMETER NAME="Component_Name" VALUE="design_1_c_counter_binary_1_0"/>
  226. <PARAMETER NAME="Implementation" VALUE="Fabric"/>
  227. <PARAMETER NAME="Output_Width" VALUE="16"/>
  228. <PARAMETER NAME="Increment_Value" VALUE="1"/>
  229. <PARAMETER NAME="Restrict_Count" VALUE="true"/>
  230. <PARAMETER NAME="Final_Count_Value" VALUE="270F"/>
  231. <PARAMETER NAME="Count_Mode" VALUE="UP"/>
  232. <PARAMETER NAME="Sync_Threshold_Output" VALUE="false"/>
  233. <PARAMETER NAME="Threshold_Value" VALUE="1"/>
  234. <PARAMETER NAME="CE" VALUE="true"/>
  235. <PARAMETER NAME="SCLR" VALUE="true"/>
  236. <PARAMETER NAME="SSET" VALUE="false"/>
  237. <PARAMETER NAME="SINIT" VALUE="false"/>
  238. <PARAMETER NAME="SINIT_Value" VALUE="0"/>
  239. <PARAMETER NAME="SyncCtrlPriority" VALUE="Reset_Overrides_Set"/>
  240. <PARAMETER NAME="Sync_CE_Priority" VALUE="Sync_Overrides_CE"/>
  241. <PARAMETER NAME="AINIT_Value" VALUE="0"/>
  242. <PARAMETER NAME="Load" VALUE="false"/>
  243. <PARAMETER NAME="Latency_Configuration" VALUE="Automatic"/>
  244. <PARAMETER NAME="Latency" VALUE="1"/>
  245. <PARAMETER NAME="Fb_Latency_Configuration" VALUE="Automatic"/>
  246. <PARAMETER NAME="Fb_Latency" VALUE="2"/>
  247. <PARAMETER NAME="Load_Sense" VALUE="Active_High"/>
  248. <PARAMETER NAME="EDK_IPTYPE" VALUE="PERIPHERAL"/>
  249. </PARAMETERS>
  250. <PORTS>
  251. <PORT CLKFREQUENCY="100000000" DIR="I" NAME="CLK" SIGIS="clk" SIGNAME="External_Ports_clk_100MHz">
  252. <CONNECTIONS>
  253. <CONNECTION INSTANCE="External_Ports" PORT="clk_100MHz"/>
  254. </CONNECTIONS>
  255. </PORT>
  256. <PORT DIR="I" NAME="CE" SIGIS="ce" SIGNAME="fifo_input_overflow">
  257. <CONNECTIONS>
  258. <CONNECTION INSTANCE="fifo_input" PORT="overflow"/>
  259. </CONNECTIONS>
  260. </PORT>
  261. <PORT DIR="I" NAME="SCLR" SIGIS="rst" SIGNAME="negate_0_S">
  262. <CONNECTIONS>
  263. <CONNECTION INSTANCE="negate_0" PORT="S"/>
  264. </CONNECTIONS>
  265. </PORT>
  266. <PORT DIR="O" LEFT="15" NAME="Q" RIGHT="0" SIGIS="data" SIGNAME="c_counter_binary_1_Q">
  267. <CONNECTIONS>
  268. <CONNECTION INSTANCE="segment_0" PORT="num1"/>
  269. </CONNECTIONS>
  270. </PORT>
  271. </PORTS>
  272. <BUSINTERFACES/>
  273. </MODULE>
  274. <MODULE COREREVISION="44" FULLNAME="/ethernet_transceiver2_0" HWVERSION="1.0" INSTANCE="ethernet_transceiver2_0" IPTYPE="PERIPHERAL" IS_ENABLE="1" MODCLASS="PERIPHERAL" MODTYPE="ethernet_transceiver2" VLNV="xilinx.com:user:ethernet_transceiver2:1.0">
  275. <DOCUMENTS/>
  276. <PARAMETERS>
  277. <PARAMETER NAME="M_clk2_5mhz1" VALUE="20"/>
  278. <PARAMETER NAME="M_clk2_5mhz2" VALUE="10"/>
  279. <PARAMETER NAME="N" VALUE="22"/>
  280. <PARAMETER NAME="ADDR_WIDTH" VALUE="10"/>
  281. <PARAMETER NAME="DATA_WIDTH" VALUE="8"/>
  282. <PARAMETER NAME="FIFO_WIDTH" VALUE="32"/>
  283. <PARAMETER NAME="Component_Name" VALUE="design_1_ethernet_transceiver2_0_0"/>
  284. <PARAMETER NAME="EDK_IPTYPE" VALUE="PERIPHERAL"/>
  285. </PARAMETERS>
  286. <PORTS>
  287. <PORT DIR="I" NAME="clk100mhz" SIGIS="undef" SIGNAME="External_Ports_clk_100MHz">
  288. <CONNECTIONS>
  289. <CONNECTION INSTANCE="External_Ports" PORT="clk_100MHz"/>
  290. </CONNECTIONS>
  291. </PORT>
  292. <PORT DIR="IO" LEFT="1" NAME="eth_rxd" RIGHT="0" SIGIS="undef" SIGNAME="External_Ports_eth_rxd_0">
  293. <CONNECTIONS>
  294. <CONNECTION INSTANCE="External_Ports" PORT="eth_rxd_0"/>
  295. </CONNECTIONS>
  296. </PORT>
  297. <PORT DIR="IO" LEFT="1" NAME="eth_txd" RIGHT="0" SIGIS="undef" SIGNAME="External_Ports_eth_txd_0">
  298. <CONNECTIONS>
  299. <CONNECTION INSTANCE="External_Ports" PORT="eth_txd_0"/>
  300. </CONNECTIONS>
  301. </PORT>
  302. <PORT DIR="IO" NAME="eth_crsdv" SIGIS="undef" SIGNAME="External_Ports_eth_crsdv_0">
  303. <CONNECTIONS>
  304. <CONNECTION INSTANCE="External_Ports" PORT="eth_crsdv_0"/>
  305. </CONNECTIONS>
  306. </PORT>
  307. <PORT DIR="IO" NAME="eth_txen" SIGIS="undef" SIGNAME="External_Ports_eth_txen_0">
  308. <CONNECTIONS>
  309. <CONNECTION INSTANCE="External_Ports" PORT="eth_txen_0"/>
  310. </CONNECTIONS>
  311. </PORT>
  312. <PORT DIR="IO" NAME="eth_rxerr" SIGIS="undef" SIGNAME="External_Ports_eth_rxerr_0">
  313. <CONNECTIONS>
  314. <CONNECTION INSTANCE="External_Ports" PORT="eth_rxerr_0"/>
  315. </CONNECTIONS>
  316. </PORT>
  317. <PORT DIR="O" NAME="eth_mdc" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_eth_mdc">
  318. <CONNECTIONS>
  319. <CONNECTION INSTANCE="External_Ports" PORT="eth_mdc_0"/>
  320. </CONNECTIONS>
  321. </PORT>
  322. <PORT DIR="IO" NAME="eth_mdio" SIGIS="undef" SIGNAME="External_Ports_eth_mdio_0">
  323. <CONNECTIONS>
  324. <CONNECTION INSTANCE="External_Ports" PORT="eth_mdio_0"/>
  325. </CONNECTIONS>
  326. </PORT>
  327. <PORT DIR="O" NAME="eth_refclk" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_eth_refclk">
  328. <CONNECTIONS>
  329. <CONNECTION INSTANCE="External_Ports" PORT="eth_refclk_0"/>
  330. <CONNECTION INSTANCE="fifo_output" PORT="rd_clk"/>
  331. </CONNECTIONS>
  332. </PORT>
  333. <PORT DIR="IO" NAME="eth_rstn" SIGIS="rst" SIGNAME="External_Ports_eth_rstn_0">
  334. <CONNECTIONS>
  335. <CONNECTION INSTANCE="External_Ports" PORT="eth_rstn_0"/>
  336. </CONNECTIONS>
  337. </PORT>
  338. <PORT DIR="O" NAME="led16_b" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_led16_b">
  339. <CONNECTIONS>
  340. <CONNECTION INSTANCE="External_Ports" PORT="led16_b_0"/>
  341. </CONNECTIONS>
  342. </PORT>
  343. <PORT DIR="O" NAME="led16_g" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_led16_g">
  344. <CONNECTIONS>
  345. <CONNECTION INSTANCE="External_Ports" PORT="led16_g_0"/>
  346. </CONNECTIONS>
  347. </PORT>
  348. <PORT DIR="O" NAME="led16_r" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_led16_r">
  349. <CONNECTIONS>
  350. <CONNECTION INSTANCE="External_Ports" PORT="led16_r_0"/>
  351. </CONNECTIONS>
  352. </PORT>
  353. <PORT DIR="O" NAME="led17_b" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_led17_b">
  354. <CONNECTIONS>
  355. <CONNECTION INSTANCE="External_Ports" PORT="led17_b_0"/>
  356. </CONNECTIONS>
  357. </PORT>
  358. <PORT DIR="O" NAME="led17_g" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_led17_g">
  359. <CONNECTIONS>
  360. <CONNECTION INSTANCE="External_Ports" PORT="led17_g_0"/>
  361. </CONNECTIONS>
  362. </PORT>
  363. <PORT DIR="O" NAME="led17_r" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_led17_r">
  364. <CONNECTIONS>
  365. <CONNECTION INSTANCE="External_Ports" PORT="led17_r_0"/>
  366. </CONNECTIONS>
  367. </PORT>
  368. <PORT DIR="I" NAME="btn_reset" SIGIS="rst" SIGNAME="External_Ports_reset_rtl_0">
  369. <CONNECTIONS>
  370. <CONNECTION INSTANCE="External_Ports" PORT="reset_rtl_0"/>
  371. </CONNECTIONS>
  372. </PORT>
  373. <PORT DIR="O" LEFT="15" NAME="led" RIGHT="0" SIGIS="undef"/>
  374. <PORT DIR="I" LEFT="15" NAME="udp_packet_checksum" RIGHT="0" SIGIS="undef" SIGNAME="xlconstant_0_dout">
  375. <CONNECTIONS>
  376. <CONNECTION INSTANCE="xlconstant_0" PORT="dout"/>
  377. </CONNECTIONS>
  378. </PORT>
  379. <PORT DIR="O" NAME="udp_packet_recieved" SIGIS="undef"/>
  380. <PORT DIR="O" NAME="udp_packet_sending" SIGIS="undef"/>
  381. <PORT DIR="O" LEFT="31" NAME="fifo_write_data" RIGHT="0" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_fifo_write_data">
  382. <CONNECTIONS>
  383. <CONNECTION INSTANCE="fifo_input" PORT="din"/>
  384. </CONNECTIONS>
  385. </PORT>
  386. <PORT DIR="O" NAME="fifo_write_enable" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_fifo_write_enable">
  387. <CONNECTIONS>
  388. <CONNECTION INSTANCE="fifo_input" PORT="wr_en"/>
  389. </CONNECTIONS>
  390. </PORT>
  391. <PORT DIR="I" NAME="fifo_write_full" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_fifo_write_full">
  392. <CONNECTIONS>
  393. <CONNECTION INSTANCE="fifo_input" PORT="full"/>
  394. </CONNECTIONS>
  395. </PORT>
  396. <PORT DIR="I" LEFT="31" NAME="fifo_read_data" RIGHT="0" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_fifo_read_data">
  397. <CONNECTIONS>
  398. <CONNECTION INSTANCE="fifo_output" PORT="dout"/>
  399. </CONNECTIONS>
  400. </PORT>
  401. <PORT DIR="O" NAME="fifo_read_enable" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_fifo_read_enable">
  402. <CONNECTIONS>
  403. <CONNECTION INSTANCE="fifo_output" PORT="rd_en"/>
  404. </CONNECTIONS>
  405. </PORT>
  406. <PORT DIR="I" LEFT="15" NAME="fifo_read_length" RIGHT="0" SIGIS="undef" SIGNAME="xlconcat_5_dout">
  407. <CONNECTIONS>
  408. <CONNECTION INSTANCE="xlconcat_5" PORT="dout"/>
  409. </CONNECTIONS>
  410. </PORT>
  411. <PORT DIR="I" NAME="fifo_read_empty" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_fifo_read_empty">
  412. <CONNECTIONS>
  413. <CONNECTION INSTANCE="fifo_output" PORT="empty"/>
  414. </CONNECTIONS>
  415. </PORT>
  416. <PORT DIR="I" LEFT="4" NAME="ip" RIGHT="0" SIGIS="undef" SIGNAME="External_Ports_sw_0">
  417. <CONNECTIONS>
  418. <CONNECTION INSTANCE="External_Ports" PORT="sw_0"/>
  419. </CONNECTIONS>
  420. </PORT>
  421. </PORTS>
  422. <BUSINTERFACES>
  423. <BUSINTERFACE BUSNAME="ethernet_transceiver2_0_fifo_read" NAME="fifo_read" TYPE="INITIATOR" VLNV="xilinx.com:interface:fifo_read:1.0">
  424. <PORTMAPS>
  425. <PORTMAP LOGICAL="RD_DATA" PHYSICAL="fifo_read_data"/>
  426. <PORTMAP LOGICAL="RD_EN" PHYSICAL="fifo_read_enable"/>
  427. <PORTMAP LOGICAL="EMPTY" PHYSICAL="fifo_read_empty"/>
  428. </PORTMAPS>
  429. </BUSINTERFACE>
  430. <BUSINTERFACE BUSNAME="ethernet_transceiver2_0_fifo_write" NAME="fifo_write" TYPE="INITIATOR" VLNV="xilinx.com:interface:fifo_write:1.0">
  431. <PORTMAPS>
  432. <PORTMAP LOGICAL="WR_DATA" PHYSICAL="fifo_write_data"/>
  433. <PORTMAP LOGICAL="WR_EN" PHYSICAL="fifo_write_enable"/>
  434. <PORTMAP LOGICAL="FULL" PHYSICAL="fifo_write_full"/>
  435. </PORTMAPS>
  436. </BUSINTERFACE>
  437. </BUSINTERFACES>
  438. </MODULE>
  439. <MODULE COREREVISION="3" FULLNAME="/fifo_input" HWVERSION="13.2" INSTANCE="fifo_input" IPTYPE="PERIPHERAL" IS_ENABLE="1" MODCLASS="PERIPHERAL" MODTYPE="fifo_generator" VLNV="xilinx.com:ip:fifo_generator:13.2">
  440. <DOCUMENTS>
  441. <DOCUMENT SOURCE="http://www.xilinx.com/cgi-bin/docs/ipdoc?c=fifo_generator;v=v13_2;d=pg057-fifo-generator.pdf"/>
  442. </DOCUMENTS>
  443. <PARAMETERS>
  444. <PARAMETER NAME="C_COMMON_CLOCK" VALUE="1"/>
  445. <PARAMETER NAME="C_SELECT_XPM" VALUE="0"/>
  446. <PARAMETER NAME="C_COUNT_TYPE" VALUE="0"/>
  447. <PARAMETER NAME="C_DATA_COUNT_WIDTH" VALUE="6"/>
  448. <PARAMETER NAME="C_DEFAULT_VALUE" VALUE="BlankString"/>
  449. <PARAMETER NAME="C_DIN_WIDTH" VALUE="32"/>
  450. <PARAMETER NAME="C_DOUT_RST_VAL" VALUE="0"/>
  451. <PARAMETER NAME="C_DOUT_WIDTH" VALUE="32"/>
  452. <PARAMETER NAME="C_ENABLE_RLOCS" VALUE="0"/>
  453. <PARAMETER NAME="C_FAMILY" VALUE="artix7"/>
  454. <PARAMETER NAME="C_FULL_FLAGS_RST_VAL" VALUE="0"/>
  455. <PARAMETER NAME="C_HAS_ALMOST_EMPTY" VALUE="0"/>
  456. <PARAMETER NAME="C_HAS_ALMOST_FULL" VALUE="0"/>
  457. <PARAMETER NAME="C_HAS_BACKUP" VALUE="0"/>
  458. <PARAMETER NAME="C_HAS_DATA_COUNT" VALUE="0"/>
  459. <PARAMETER NAME="C_HAS_INT_CLK" VALUE="0"/>
  460. <PARAMETER NAME="C_HAS_MEMINIT_FILE" VALUE="0"/>
  461. <PARAMETER NAME="C_HAS_OVERFLOW" VALUE="1"/>
  462. <PARAMETER NAME="C_HAS_RD_DATA_COUNT" VALUE="0"/>
  463. <PARAMETER NAME="C_HAS_RD_RST" VALUE="0"/>
  464. <PARAMETER NAME="C_HAS_RST" VALUE="0"/>
  465. <PARAMETER NAME="C_HAS_SRST" VALUE="1"/>
  466. <PARAMETER NAME="C_HAS_UNDERFLOW" VALUE="0"/>
  467. <PARAMETER NAME="C_HAS_VALID" VALUE="0"/>
  468. <PARAMETER NAME="C_HAS_WR_ACK" VALUE="0"/>
  469. <PARAMETER NAME="C_HAS_WR_DATA_COUNT" VALUE="0"/>
  470. <PARAMETER NAME="C_HAS_WR_RST" VALUE="0"/>
  471. <PARAMETER NAME="C_IMPLEMENTATION_TYPE" VALUE="0"/>
  472. <PARAMETER NAME="C_INIT_WR_PNTR_VAL" VALUE="0"/>
  473. <PARAMETER NAME="C_MEMORY_TYPE" VALUE="2"/>
  474. <PARAMETER NAME="C_MIF_FILE_NAME" VALUE="BlankString"/>
  475. <PARAMETER NAME="C_OPTIMIZATION_MODE" VALUE="0"/>
  476. <PARAMETER NAME="C_OVERFLOW_LOW" VALUE="0"/>
  477. <PARAMETER NAME="C_PRELOAD_LATENCY" VALUE="1"/>
  478. <PARAMETER NAME="C_PRELOAD_REGS" VALUE="0"/>
  479. <PARAMETER NAME="C_PRIM_FIFO_TYPE" VALUE="512x36"/>
  480. <PARAMETER NAME="C_PROG_EMPTY_THRESH_ASSERT_VAL" VALUE="2"/>
  481. <PARAMETER NAME="C_PROG_EMPTY_THRESH_NEGATE_VAL" VALUE="3"/>
  482. <PARAMETER NAME="C_PROG_EMPTY_TYPE" VALUE="0"/>
  483. <PARAMETER NAME="C_PROG_FULL_THRESH_ASSERT_VAL" VALUE="62"/>
  484. <PARAMETER NAME="C_PROG_FULL_THRESH_NEGATE_VAL" VALUE="61"/>
  485. <PARAMETER NAME="C_PROG_FULL_TYPE" VALUE="0"/>
  486. <PARAMETER NAME="C_RD_DATA_COUNT_WIDTH" VALUE="6"/>
  487. <PARAMETER NAME="C_RD_DEPTH" VALUE="64"/>
  488. <PARAMETER NAME="C_RD_FREQ" VALUE="1"/>
  489. <PARAMETER NAME="C_RD_PNTR_WIDTH" VALUE="6"/>
  490. <PARAMETER NAME="C_UNDERFLOW_LOW" VALUE="0"/>
  491. <PARAMETER NAME="C_USE_DOUT_RST" VALUE="1"/>
  492. <PARAMETER NAME="C_USE_ECC" VALUE="0"/>
  493. <PARAMETER NAME="C_USE_EMBEDDED_REG" VALUE="0"/>
  494. <PARAMETER NAME="C_USE_PIPELINE_REG" VALUE="0"/>
  495. <PARAMETER NAME="C_POWER_SAVING_MODE" VALUE="0"/>
  496. <PARAMETER NAME="C_USE_FIFO16_FLAGS" VALUE="0"/>
  497. <PARAMETER NAME="C_USE_FWFT_DATA_COUNT" VALUE="0"/>
  498. <PARAMETER NAME="C_VALID_LOW" VALUE="0"/>
  499. <PARAMETER NAME="C_WR_ACK_LOW" VALUE="0"/>
  500. <PARAMETER NAME="C_WR_DATA_COUNT_WIDTH" VALUE="6"/>
  501. <PARAMETER NAME="C_WR_DEPTH" VALUE="64"/>
  502. <PARAMETER NAME="C_WR_FREQ" VALUE="1"/>
  503. <PARAMETER NAME="C_WR_PNTR_WIDTH" VALUE="6"/>
  504. <PARAMETER NAME="C_WR_RESPONSE_LATENCY" VALUE="1"/>
  505. <PARAMETER NAME="C_MSGON_VAL" VALUE="1"/>
  506. <PARAMETER NAME="C_ENABLE_RST_SYNC" VALUE="1"/>
  507. <PARAMETER NAME="C_EN_SAFETY_CKT" VALUE="0"/>
  508. <PARAMETER NAME="C_ERROR_INJECTION_TYPE" VALUE="0"/>
  509. <PARAMETER NAME="C_SYNCHRONIZER_STAGE" VALUE="2"/>
  510. <PARAMETER NAME="C_INTERFACE_TYPE" VALUE="0"/>
  511. <PARAMETER NAME="C_AXI_TYPE" VALUE="1"/>
  512. <PARAMETER NAME="C_HAS_AXI_WR_CHANNEL" VALUE="1"/>
  513. <PARAMETER NAME="C_HAS_AXI_RD_CHANNEL" VALUE="1"/>
  514. <PARAMETER NAME="C_HAS_SLAVE_CE" VALUE="0"/>
  515. <PARAMETER NAME="C_HAS_MASTER_CE" VALUE="0"/>
  516. <PARAMETER NAME="C_ADD_NGC_CONSTRAINT" VALUE="0"/>
  517. <PARAMETER NAME="C_USE_COMMON_OVERFLOW" VALUE="0"/>
  518. <PARAMETER NAME="C_USE_COMMON_UNDERFLOW" VALUE="0"/>
  519. <PARAMETER NAME="C_USE_DEFAULT_SETTINGS" VALUE="0"/>
  520. <PARAMETER NAME="C_AXI_ID_WIDTH" VALUE="1"/>
  521. <PARAMETER NAME="C_AXI_ADDR_WIDTH" VALUE="32"/>
  522. <PARAMETER NAME="C_AXI_DATA_WIDTH" VALUE="64"/>
  523. <PARAMETER NAME="C_AXI_LEN_WIDTH" VALUE="8"/>
  524. <PARAMETER NAME="C_AXI_LOCK_WIDTH" VALUE="1"/>
  525. <PARAMETER NAME="C_HAS_AXI_ID" VALUE="0"/>
  526. <PARAMETER NAME="C_HAS_AXI_AWUSER" VALUE="0"/>
  527. <PARAMETER NAME="C_HAS_AXI_WUSER" VALUE="0"/>
  528. <PARAMETER NAME="C_HAS_AXI_BUSER" VALUE="0"/>
  529. <PARAMETER NAME="C_HAS_AXI_ARUSER" VALUE="0"/>
  530. <PARAMETER NAME="C_HAS_AXI_RUSER" VALUE="0"/>
  531. <PARAMETER NAME="C_AXI_ARUSER_WIDTH" VALUE="1"/>
  532. <PARAMETER NAME="C_AXI_AWUSER_WIDTH" VALUE="1"/>
  533. <PARAMETER NAME="C_AXI_WUSER_WIDTH" VALUE="1"/>
  534. <PARAMETER NAME="C_AXI_BUSER_WIDTH" VALUE="1"/>
  535. <PARAMETER NAME="C_AXI_RUSER_WIDTH" VALUE="1"/>
  536. <PARAMETER NAME="C_HAS_AXIS_TDATA" VALUE="1"/>
  537. <PARAMETER NAME="C_HAS_AXIS_TID" VALUE="0"/>
  538. <PARAMETER NAME="C_HAS_AXIS_TDEST" VALUE="0"/>
  539. <PARAMETER NAME="C_HAS_AXIS_TUSER" VALUE="1"/>
  540. <PARAMETER NAME="C_HAS_AXIS_TREADY" VALUE="1"/>
  541. <PARAMETER NAME="C_HAS_AXIS_TLAST" VALUE="0"/>
  542. <PARAMETER NAME="C_HAS_AXIS_TSTRB" VALUE="0"/>
  543. <PARAMETER NAME="C_HAS_AXIS_TKEEP" VALUE="0"/>
  544. <PARAMETER NAME="C_AXIS_TDATA_WIDTH" VALUE="8"/>
  545. <PARAMETER NAME="C_AXIS_TID_WIDTH" VALUE="1"/>
  546. <PARAMETER NAME="C_AXIS_TDEST_WIDTH" VALUE="1"/>
  547. <PARAMETER NAME="C_AXIS_TUSER_WIDTH" VALUE="4"/>
  548. <PARAMETER NAME="C_AXIS_TSTRB_WIDTH" VALUE="1"/>
  549. <PARAMETER NAME="C_AXIS_TKEEP_WIDTH" VALUE="1"/>
  550. <PARAMETER NAME="C_WACH_TYPE" VALUE="0"/>
  551. <PARAMETER NAME="C_WDCH_TYPE" VALUE="0"/>
  552. <PARAMETER NAME="C_WRCH_TYPE" VALUE="0"/>
  553. <PARAMETER NAME="C_RACH_TYPE" VALUE="0"/>
  554. <PARAMETER NAME="C_RDCH_TYPE" VALUE="0"/>
  555. <PARAMETER NAME="C_AXIS_TYPE" VALUE="0"/>
  556. <PARAMETER NAME="C_IMPLEMENTATION_TYPE_WACH" VALUE="2"/>
  557. <PARAMETER NAME="C_IMPLEMENTATION_TYPE_WDCH" VALUE="1"/>
  558. <PARAMETER NAME="C_IMPLEMENTATION_TYPE_WRCH" VALUE="2"/>
  559. <PARAMETER NAME="C_IMPLEMENTATION_TYPE_RACH" VALUE="2"/>
  560. <PARAMETER NAME="C_IMPLEMENTATION_TYPE_RDCH" VALUE="1"/>
  561. <PARAMETER NAME="C_IMPLEMENTATION_TYPE_AXIS" VALUE="1"/>
  562. <PARAMETER NAME="C_APPLICATION_TYPE_WACH" VALUE="0"/>
  563. <PARAMETER NAME="C_APPLICATION_TYPE_WDCH" VALUE="0"/>
  564. <PARAMETER NAME="C_APPLICATION_TYPE_WRCH" VALUE="0"/>
  565. <PARAMETER NAME="C_APPLICATION_TYPE_RACH" VALUE="0"/>
  566. <PARAMETER NAME="C_APPLICATION_TYPE_RDCH" VALUE="0"/>
  567. <PARAMETER NAME="C_APPLICATION_TYPE_AXIS" VALUE="0"/>
  568. <PARAMETER NAME="C_PRIM_FIFO_TYPE_WACH" VALUE="512x36"/>
  569. <PARAMETER NAME="C_PRIM_FIFO_TYPE_WDCH" VALUE="1kx36"/>
  570. <PARAMETER NAME="C_PRIM_FIFO_TYPE_WRCH" VALUE="512x36"/>
  571. <PARAMETER NAME="C_PRIM_FIFO_TYPE_RACH" VALUE="512x36"/>
  572. <PARAMETER NAME="C_PRIM_FIFO_TYPE_RDCH" VALUE="1kx36"/>
  573. <PARAMETER NAME="C_PRIM_FIFO_TYPE_AXIS" VALUE="1kx18"/>
  574. <PARAMETER NAME="C_USE_ECC_WACH" VALUE="0"/>
  575. <PARAMETER NAME="C_USE_ECC_WDCH" VALUE="0"/>
  576. <PARAMETER NAME="C_USE_ECC_WRCH" VALUE="0"/>
  577. <PARAMETER NAME="C_USE_ECC_RACH" VALUE="0"/>
  578. <PARAMETER NAME="C_USE_ECC_RDCH" VALUE="0"/>
  579. <PARAMETER NAME="C_USE_ECC_AXIS" VALUE="0"/>
  580. <PARAMETER NAME="C_ERROR_INJECTION_TYPE_WACH" VALUE="0"/>
  581. <PARAMETER NAME="C_ERROR_INJECTION_TYPE_WDCH" VALUE="0"/>
  582. <PARAMETER NAME="C_ERROR_INJECTION_TYPE_WRCH" VALUE="0"/>
  583. <PARAMETER NAME="C_ERROR_INJECTION_TYPE_RACH" VALUE="0"/>
  584. <PARAMETER NAME="C_ERROR_INJECTION_TYPE_RDCH" VALUE="0"/>
  585. <PARAMETER NAME="C_ERROR_INJECTION_TYPE_AXIS" VALUE="0"/>
  586. <PARAMETER NAME="C_DIN_WIDTH_WACH" VALUE="1"/>
  587. <PARAMETER NAME="C_DIN_WIDTH_WDCH" VALUE="64"/>
  588. <PARAMETER NAME="C_DIN_WIDTH_WRCH" VALUE="2"/>
  589. <PARAMETER NAME="C_DIN_WIDTH_RACH" VALUE="32"/>
  590. <PARAMETER NAME="C_DIN_WIDTH_RDCH" VALUE="64"/>
  591. <PARAMETER NAME="C_DIN_WIDTH_AXIS" VALUE="1"/>
  592. <PARAMETER NAME="C_WR_DEPTH_WACH" VALUE="16"/>
  593. <PARAMETER NAME="C_WR_DEPTH_WDCH" VALUE="1024"/>
  594. <PARAMETER NAME="C_WR_DEPTH_WRCH" VALUE="16"/>
  595. <PARAMETER NAME="C_WR_DEPTH_RACH" VALUE="16"/>
  596. <PARAMETER NAME="C_WR_DEPTH_RDCH" VALUE="1024"/>
  597. <PARAMETER NAME="C_WR_DEPTH_AXIS" VALUE="1024"/>
  598. <PARAMETER NAME="C_WR_PNTR_WIDTH_WACH" VALUE="4"/>
  599. <PARAMETER NAME="C_WR_PNTR_WIDTH_WDCH" VALUE="10"/>
  600. <PARAMETER NAME="C_WR_PNTR_WIDTH_WRCH" VALUE="4"/>
  601. <PARAMETER NAME="C_WR_PNTR_WIDTH_RACH" VALUE="4"/>
  602. <PARAMETER NAME="C_WR_PNTR_WIDTH_RDCH" VALUE="10"/>
  603. <PARAMETER NAME="C_WR_PNTR_WIDTH_AXIS" VALUE="10"/>
  604. <PARAMETER NAME="C_HAS_DATA_COUNTS_WACH" VALUE="0"/>
  605. <PARAMETER NAME="C_HAS_DATA_COUNTS_WDCH" VALUE="0"/>
  606. <PARAMETER NAME="C_HAS_DATA_COUNTS_WRCH" VALUE="0"/>
  607. <PARAMETER NAME="C_HAS_DATA_COUNTS_RACH" VALUE="0"/>
  608. <PARAMETER NAME="C_HAS_DATA_COUNTS_RDCH" VALUE="0"/>
  609. <PARAMETER NAME="C_HAS_DATA_COUNTS_AXIS" VALUE="0"/>
  610. <PARAMETER NAME="C_HAS_PROG_FLAGS_WACH" VALUE="0"/>
  611. <PARAMETER NAME="C_HAS_PROG_FLAGS_WDCH" VALUE="0"/>
  612. <PARAMETER NAME="C_HAS_PROG_FLAGS_WRCH" VALUE="0"/>
  613. <PARAMETER NAME="C_HAS_PROG_FLAGS_RACH" VALUE="0"/>
  614. <PARAMETER NAME="C_HAS_PROG_FLAGS_RDCH" VALUE="0"/>
  615. <PARAMETER NAME="C_HAS_PROG_FLAGS_AXIS" VALUE="0"/>
  616. <PARAMETER NAME="C_PROG_FULL_TYPE_WACH" VALUE="0"/>
  617. <PARAMETER NAME="C_PROG_FULL_TYPE_WDCH" VALUE="0"/>
  618. <PARAMETER NAME="C_PROG_FULL_TYPE_WRCH" VALUE="0"/>
  619. <PARAMETER NAME="C_PROG_FULL_TYPE_RACH" VALUE="0"/>
  620. <PARAMETER NAME="C_PROG_FULL_TYPE_RDCH" VALUE="0"/>
  621. <PARAMETER NAME="C_PROG_FULL_TYPE_AXIS" VALUE="0"/>
  622. <PARAMETER NAME="C_PROG_FULL_THRESH_ASSERT_VAL_WACH" VALUE="1023"/>
  623. <PARAMETER NAME="C_PROG_FULL_THRESH_ASSERT_VAL_WDCH" VALUE="1023"/>
  624. <PARAMETER NAME="C_PROG_FULL_THRESH_ASSERT_VAL_WRCH" VALUE="1023"/>
  625. <PARAMETER NAME="C_PROG_FULL_THRESH_ASSERT_VAL_RACH" VALUE="1023"/>
  626. <PARAMETER NAME="C_PROG_FULL_THRESH_ASSERT_VAL_RDCH" VALUE="1023"/>
  627. <PARAMETER NAME="C_PROG_FULL_THRESH_ASSERT_VAL_AXIS" VALUE="1023"/>
  628. <PARAMETER NAME="C_PROG_EMPTY_TYPE_WACH" VALUE="0"/>
  629. <PARAMETER NAME="C_PROG_EMPTY_TYPE_WDCH" VALUE="0"/>
  630. <PARAMETER NAME="C_PROG_EMPTY_TYPE_WRCH" VALUE="0"/>
  631. <PARAMETER NAME="C_PROG_EMPTY_TYPE_RACH" VALUE="0"/>
  632. <PARAMETER NAME="C_PROG_EMPTY_TYPE_RDCH" VALUE="0"/>
  633. <PARAMETER NAME="C_PROG_EMPTY_TYPE_AXIS" VALUE="0"/>
  634. <PARAMETER NAME="C_PROG_EMPTY_THRESH_ASSERT_VAL_WACH" VALUE="1022"/>
  635. <PARAMETER NAME="C_PROG_EMPTY_THRESH_ASSERT_VAL_WDCH" VALUE="1022"/>
  636. <PARAMETER NAME="C_PROG_EMPTY_THRESH_ASSERT_VAL_WRCH" VALUE="1022"/>
  637. <PARAMETER NAME="C_PROG_EMPTY_THRESH_ASSERT_VAL_RACH" VALUE="1022"/>
  638. <PARAMETER NAME="C_PROG_EMPTY_THRESH_ASSERT_VAL_RDCH" VALUE="1022"/>
  639. <PARAMETER NAME="C_PROG_EMPTY_THRESH_ASSERT_VAL_AXIS" VALUE="1022"/>
  640. <PARAMETER NAME="C_REG_SLICE_MODE_WACH" VALUE="0"/>
  641. <PARAMETER NAME="C_REG_SLICE_MODE_WDCH" VALUE="0"/>
  642. <PARAMETER NAME="C_REG_SLICE_MODE_WRCH" VALUE="0"/>
  643. <PARAMETER NAME="C_REG_SLICE_MODE_RACH" VALUE="0"/>
  644. <PARAMETER NAME="C_REG_SLICE_MODE_RDCH" VALUE="0"/>
  645. <PARAMETER NAME="C_REG_SLICE_MODE_AXIS" VALUE="0"/>
  646. <PARAMETER NAME="Component_Name" VALUE="design_1_fifo_input_0"/>
  647. <PARAMETER NAME="Fifo_Implementation" VALUE="Common_Clock_Distributed_RAM"/>
  648. <PARAMETER NAME="synchronization_stages" VALUE="2"/>
  649. <PARAMETER NAME="synchronization_stages_axi" VALUE="2"/>
  650. <PARAMETER NAME="INTERFACE_TYPE" VALUE="Native"/>
  651. <PARAMETER NAME="Performance_Options" VALUE="Standard_FIFO"/>
  652. <PARAMETER NAME="asymmetric_port_width" VALUE="false"/>
  653. <PARAMETER NAME="Input_Data_Width" VALUE="32"/>
  654. <PARAMETER NAME="Input_Depth" VALUE="64"/>
  655. <PARAMETER NAME="Output_Data_Width" VALUE="32"/>
  656. <PARAMETER NAME="Output_Depth" VALUE="64"/>
  657. <PARAMETER NAME="Enable_ECC" VALUE="false"/>
  658. <PARAMETER NAME="Use_Embedded_Registers" VALUE="false"/>
  659. <PARAMETER NAME="Reset_Pin" VALUE="true"/>
  660. <PARAMETER NAME="Enable_Reset_Synchronization" VALUE="true"/>
  661. <PARAMETER NAME="Reset_Type" VALUE="Synchronous_Reset"/>
  662. <PARAMETER NAME="Full_Flags_Reset_Value" VALUE="0"/>
  663. <PARAMETER NAME="Use_Dout_Reset" VALUE="true"/>
  664. <PARAMETER NAME="Dout_Reset_Value" VALUE="0"/>
  665. <PARAMETER NAME="dynamic_power_saving" VALUE="false"/>
  666. <PARAMETER NAME="Almost_Full_Flag" VALUE="false"/>
  667. <PARAMETER NAME="Almost_Empty_Flag" VALUE="false"/>
  668. <PARAMETER NAME="Valid_Flag" VALUE="false"/>
  669. <PARAMETER NAME="Valid_Sense" VALUE="Active_High"/>
  670. <PARAMETER NAME="Underflow_Flag" VALUE="false"/>
  671. <PARAMETER NAME="Underflow_Sense" VALUE="Active_High"/>
  672. <PARAMETER NAME="Write_Acknowledge_Flag" VALUE="false"/>
  673. <PARAMETER NAME="Write_Acknowledge_Sense" VALUE="Active_High"/>
  674. <PARAMETER NAME="Overflow_Flag" VALUE="true"/>
  675. <PARAMETER NAME="Overflow_Sense" VALUE="Active_High"/>
  676. <PARAMETER NAME="Inject_Sbit_Error" VALUE="false"/>
  677. <PARAMETER NAME="Inject_Dbit_Error" VALUE="false"/>
  678. <PARAMETER NAME="ecc_pipeline_reg" VALUE="false"/>
  679. <PARAMETER NAME="Use_Extra_Logic" VALUE="false"/>
  680. <PARAMETER NAME="Data_Count" VALUE="false"/>
  681. <PARAMETER NAME="Data_Count_Width" VALUE="6"/>
  682. <PARAMETER NAME="Write_Data_Count" VALUE="false"/>
  683. <PARAMETER NAME="Write_Data_Count_Width" VALUE="6"/>
  684. <PARAMETER NAME="Read_Data_Count" VALUE="false"/>
  685. <PARAMETER NAME="Read_Data_Count_Width" VALUE="6"/>
  686. <PARAMETER NAME="Disable_Timing_Violations" VALUE="false"/>
  687. <PARAMETER NAME="Read_Clock_Frequency" VALUE="1"/>
  688. <PARAMETER NAME="Write_Clock_Frequency" VALUE="1"/>
  689. <PARAMETER NAME="Programmable_Full_Type" VALUE="No_Programmable_Full_Threshold"/>
  690. <PARAMETER NAME="Full_Threshold_Assert_Value" VALUE="62"/>
  691. <PARAMETER NAME="Full_Threshold_Negate_Value" VALUE="61"/>
  692. <PARAMETER NAME="Programmable_Empty_Type" VALUE="No_Programmable_Empty_Threshold"/>
  693. <PARAMETER NAME="Empty_Threshold_Assert_Value" VALUE="2"/>
  694. <PARAMETER NAME="Empty_Threshold_Negate_Value" VALUE="3"/>
  695. <PARAMETER NAME="PROTOCOL" VALUE="AXI4"/>
  696. <PARAMETER NAME="Clock_Type_AXI" VALUE="Common_Clock"/>
  697. <PARAMETER NAME="HAS_ACLKEN" VALUE="false"/>
  698. <PARAMETER NAME="Clock_Enable_Type" VALUE="Slave_Interface_Clock_Enable"/>
  699. <PARAMETER NAME="READ_WRITE_MODE" VALUE="READ_WRITE"/>
  700. <PARAMETER NAME="ID_WIDTH" VALUE="0"/>
  701. <PARAMETER NAME="ADDRESS_WIDTH" VALUE="32"/>
  702. <PARAMETER NAME="DATA_WIDTH" VALUE="64"/>
  703. <PARAMETER NAME="AWUSER_Width" VALUE="0"/>
  704. <PARAMETER NAME="WUSER_Width" VALUE="0"/>
  705. <PARAMETER NAME="BUSER_Width" VALUE="0"/>
  706. <PARAMETER NAME="ARUSER_Width" VALUE="0"/>
  707. <PARAMETER NAME="RUSER_Width" VALUE="0"/>
  708. <PARAMETER NAME="TDATA_NUM_BYTES" VALUE="1"/>
  709. <PARAMETER NAME="TID_WIDTH" VALUE="0"/>
  710. <PARAMETER NAME="TDEST_WIDTH" VALUE="0"/>
  711. <PARAMETER NAME="TUSER_WIDTH" VALUE="4"/>
  712. <PARAMETER NAME="Enable_TREADY" VALUE="true"/>
  713. <PARAMETER NAME="Enable_TLAST" VALUE="false"/>
  714. <PARAMETER NAME="HAS_TSTRB" VALUE="false"/>
  715. <PARAMETER NAME="TSTRB_WIDTH" VALUE="1"/>
  716. <PARAMETER NAME="HAS_TKEEP" VALUE="false"/>
  717. <PARAMETER NAME="TKEEP_WIDTH" VALUE="1"/>
  718. <PARAMETER NAME="wach_type" VALUE="FIFO"/>
  719. <PARAMETER NAME="FIFO_Implementation_wach" VALUE="Common_Clock_Distributed_RAM"/>
  720. <PARAMETER NAME="FIFO_Application_Type_wach" VALUE="Data_FIFO"/>
  721. <PARAMETER NAME="Enable_ECC_wach" VALUE="false"/>
  722. <PARAMETER NAME="Inject_Sbit_Error_wach" VALUE="false"/>
  723. <PARAMETER NAME="Inject_Dbit_Error_wach" VALUE="false"/>
  724. <PARAMETER NAME="Input_Depth_wach" VALUE="16"/>
  725. <PARAMETER NAME="Enable_Data_Counts_wach" VALUE="false"/>
  726. <PARAMETER NAME="Programmable_Full_Type_wach" VALUE="No_Programmable_Full_Threshold"/>
  727. <PARAMETER NAME="Full_Threshold_Assert_Value_wach" VALUE="1023"/>
  728. <PARAMETER NAME="Programmable_Empty_Type_wach" VALUE="No_Programmable_Empty_Threshold"/>
  729. <PARAMETER NAME="Empty_Threshold_Assert_Value_wach" VALUE="1022"/>
  730. <PARAMETER NAME="wdch_type" VALUE="FIFO"/>
  731. <PARAMETER NAME="FIFO_Implementation_wdch" VALUE="Common_Clock_Block_RAM"/>
  732. <PARAMETER NAME="FIFO_Application_Type_wdch" VALUE="Data_FIFO"/>
  733. <PARAMETER NAME="Enable_ECC_wdch" VALUE="false"/>
  734. <PARAMETER NAME="Inject_Sbit_Error_wdch" VALUE="false"/>
  735. <PARAMETER NAME="Inject_Dbit_Error_wdch" VALUE="false"/>
  736. <PARAMETER NAME="Input_Depth_wdch" VALUE="1024"/>
  737. <PARAMETER NAME="Enable_Data_Counts_wdch" VALUE="false"/>
  738. <PARAMETER NAME="Programmable_Full_Type_wdch" VALUE="No_Programmable_Full_Threshold"/>
  739. <PARAMETER NAME="Full_Threshold_Assert_Value_wdch" VALUE="1023"/>
  740. <PARAMETER NAME="Programmable_Empty_Type_wdch" VALUE="No_Programmable_Empty_Threshold"/>
  741. <PARAMETER NAME="Empty_Threshold_Assert_Value_wdch" VALUE="1022"/>
  742. <PARAMETER NAME="wrch_type" VALUE="FIFO"/>
  743. <PARAMETER NAME="FIFO_Implementation_wrch" VALUE="Common_Clock_Distributed_RAM"/>
  744. <PARAMETER NAME="FIFO_Application_Type_wrch" VALUE="Data_FIFO"/>
  745. <PARAMETER NAME="Enable_ECC_wrch" VALUE="false"/>
  746. <PARAMETER NAME="Inject_Sbit_Error_wrch" VALUE="false"/>
  747. <PARAMETER NAME="Inject_Dbit_Error_wrch" VALUE="false"/>
  748. <PARAMETER NAME="Input_Depth_wrch" VALUE="16"/>
  749. <PARAMETER NAME="Enable_Data_Counts_wrch" VALUE="false"/>
  750. <PARAMETER NAME="Programmable_Full_Type_wrch" VALUE="No_Programmable_Full_Threshold"/>
  751. <PARAMETER NAME="Full_Threshold_Assert_Value_wrch" VALUE="1023"/>
  752. <PARAMETER NAME="Programmable_Empty_Type_wrch" VALUE="No_Programmable_Empty_Threshold"/>
  753. <PARAMETER NAME="Empty_Threshold_Assert_Value_wrch" VALUE="1022"/>
  754. <PARAMETER NAME="rach_type" VALUE="FIFO"/>
  755. <PARAMETER NAME="FIFO_Implementation_rach" VALUE="Common_Clock_Distributed_RAM"/>
  756. <PARAMETER NAME="FIFO_Application_Type_rach" VALUE="Data_FIFO"/>
  757. <PARAMETER NAME="Enable_ECC_rach" VALUE="false"/>
  758. <PARAMETER NAME="Inject_Sbit_Error_rach" VALUE="false"/>
  759. <PARAMETER NAME="Inject_Dbit_Error_rach" VALUE="false"/>
  760. <PARAMETER NAME="Input_Depth_rach" VALUE="16"/>
  761. <PARAMETER NAME="Enable_Data_Counts_rach" VALUE="false"/>
  762. <PARAMETER NAME="Programmable_Full_Type_rach" VALUE="No_Programmable_Full_Threshold"/>
  763. <PARAMETER NAME="Full_Threshold_Assert_Value_rach" VALUE="1023"/>
  764. <PARAMETER NAME="Programmable_Empty_Type_rach" VALUE="No_Programmable_Empty_Threshold"/>
  765. <PARAMETER NAME="Empty_Threshold_Assert_Value_rach" VALUE="1022"/>
  766. <PARAMETER NAME="rdch_type" VALUE="FIFO"/>
  767. <PARAMETER NAME="FIFO_Implementation_rdch" VALUE="Common_Clock_Block_RAM"/>
  768. <PARAMETER NAME="FIFO_Application_Type_rdch" VALUE="Data_FIFO"/>
  769. <PARAMETER NAME="Enable_ECC_rdch" VALUE="false"/>
  770. <PARAMETER NAME="Inject_Sbit_Error_rdch" VALUE="false"/>
  771. <PARAMETER NAME="Inject_Dbit_Error_rdch" VALUE="false"/>
  772. <PARAMETER NAME="Input_Depth_rdch" VALUE="1024"/>
  773. <PARAMETER NAME="Enable_Data_Counts_rdch" VALUE="false"/>
  774. <PARAMETER NAME="Programmable_Full_Type_rdch" VALUE="No_Programmable_Full_Threshold"/>
  775. <PARAMETER NAME="Full_Threshold_Assert_Value_rdch" VALUE="1023"/>
  776. <PARAMETER NAME="Programmable_Empty_Type_rdch" VALUE="No_Programmable_Empty_Threshold"/>
  777. <PARAMETER NAME="Empty_Threshold_Assert_Value_rdch" VALUE="1022"/>
  778. <PARAMETER NAME="axis_type" VALUE="FIFO"/>
  779. <PARAMETER NAME="FIFO_Implementation_axis" VALUE="Common_Clock_Block_RAM"/>
  780. <PARAMETER NAME="FIFO_Application_Type_axis" VALUE="Data_FIFO"/>
  781. <PARAMETER NAME="Enable_ECC_axis" VALUE="false"/>
  782. <PARAMETER NAME="Inject_Sbit_Error_axis" VALUE="false"/>
  783. <PARAMETER NAME="Inject_Dbit_Error_axis" VALUE="false"/>
  784. <PARAMETER NAME="Input_Depth_axis" VALUE="1024"/>
  785. <PARAMETER NAME="Enable_Data_Counts_axis" VALUE="false"/>
  786. <PARAMETER NAME="Programmable_Full_Type_axis" VALUE="No_Programmable_Full_Threshold"/>
  787. <PARAMETER NAME="Full_Threshold_Assert_Value_axis" VALUE="1023"/>
  788. <PARAMETER NAME="Programmable_Empty_Type_axis" VALUE="No_Programmable_Empty_Threshold"/>
  789. <PARAMETER NAME="Empty_Threshold_Assert_Value_axis" VALUE="1022"/>
  790. <PARAMETER NAME="Register_Slice_Mode_wach" VALUE="Fully_Registered"/>
  791. <PARAMETER NAME="Register_Slice_Mode_wdch" VALUE="Fully_Registered"/>
  792. <PARAMETER NAME="Register_Slice_Mode_wrch" VALUE="Fully_Registered"/>
  793. <PARAMETER NAME="Register_Slice_Mode_rach" VALUE="Fully_Registered"/>
  794. <PARAMETER NAME="Register_Slice_Mode_rdch" VALUE="Fully_Registered"/>
  795. <PARAMETER NAME="Register_Slice_Mode_axis" VALUE="Fully_Registered"/>
  796. <PARAMETER NAME="Underflow_Flag_AXI" VALUE="false"/>
  797. <PARAMETER NAME="Underflow_Sense_AXI" VALUE="Active_High"/>
  798. <PARAMETER NAME="Overflow_Flag_AXI" VALUE="false"/>
  799. <PARAMETER NAME="Overflow_Sense_AXI" VALUE="Active_High"/>
  800. <PARAMETER NAME="Disable_Timing_Violations_AXI" VALUE="false"/>
  801. <PARAMETER NAME="Add_NGC_Constraint_AXI" VALUE="false"/>
  802. <PARAMETER NAME="Enable_Common_Underflow" VALUE="false"/>
  803. <PARAMETER NAME="Enable_Common_Overflow" VALUE="false"/>
  804. <PARAMETER NAME="enable_read_pointer_increment_by2" VALUE="false"/>
  805. <PARAMETER NAME="Use_Embedded_Registers_axis" VALUE="false"/>
  806. <PARAMETER NAME="enable_low_latency" VALUE="false"/>
  807. <PARAMETER NAME="use_dout_register" VALUE="false"/>
  808. <PARAMETER NAME="Master_interface_Clock_enable_memory_mapped" VALUE="false"/>
  809. <PARAMETER NAME="Slave_interface_Clock_enable_memory_mapped" VALUE="false"/>
  810. <PARAMETER NAME="Output_Register_Type" VALUE="Embedded_Reg"/>
  811. <PARAMETER NAME="Enable_Safety_Circuit" VALUE="false"/>
  812. <PARAMETER NAME="Enable_ECC_Type" VALUE="Hard_ECC"/>
  813. <PARAMETER NAME="EDK_IPTYPE" VALUE="PERIPHERAL"/>
  814. </PARAMETERS>
  815. <PORTS>
  816. <PORT CLKFREQUENCY="100000000" DIR="I" NAME="clk" SIGIS="clk" SIGNAME="External_Ports_clk_100MHz">
  817. <CONNECTIONS>
  818. <CONNECTION INSTANCE="External_Ports" PORT="clk_100MHz"/>
  819. </CONNECTIONS>
  820. </PORT>
  821. <PORT DIR="I" NAME="srst" SIGIS="undef" SIGNAME="negate_0_S">
  822. <CONNECTIONS>
  823. <CONNECTION INSTANCE="negate_0" PORT="S"/>
  824. </CONNECTIONS>
  825. </PORT>
  826. <PORT DIR="I" LEFT="31" NAME="din" RIGHT="0" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_fifo_write_data">
  827. <CONNECTIONS>
  828. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="fifo_write_data"/>
  829. </CONNECTIONS>
  830. </PORT>
  831. <PORT DIR="I" NAME="wr_en" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_fifo_write_enable">
  832. <CONNECTIONS>
  833. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="fifo_write_enable"/>
  834. </CONNECTIONS>
  835. </PORT>
  836. <PORT DIR="I" NAME="rd_en" SIGIS="undef" SIGNAME="fifo_input_rd_en">
  837. <CONNECTIONS>
  838. <CONNECTION INSTANCE="packaging_1" PORT="inpRdEn"/>
  839. </CONNECTIONS>
  840. </PORT>
  841. <PORT DIR="O" LEFT="31" NAME="dout" RIGHT="0" SIGIS="undef" SIGNAME="fifo_input_dout">
  842. <CONNECTIONS>
  843. <CONNECTION INSTANCE="packaging_1" PORT="inputStream"/>
  844. </CONNECTIONS>
  845. </PORT>
  846. <PORT DIR="O" NAME="full" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_fifo_write_full">
  847. <CONNECTIONS>
  848. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="fifo_write_full"/>
  849. </CONNECTIONS>
  850. </PORT>
  851. <PORT DIR="O" NAME="overflow" SIGIS="undef" SIGNAME="fifo_input_overflow">
  852. <CONNECTIONS>
  853. <CONNECTION INSTANCE="c_counter_binary_1" PORT="CE"/>
  854. </CONNECTIONS>
  855. </PORT>
  856. <PORT DIR="O" NAME="empty" SIGIS="undef" SIGNAME="fifo_input_empty">
  857. <CONNECTIONS>
  858. <CONNECTION INSTANCE="packaging_1" PORT="inputEmpty"/>
  859. </CONNECTIONS>
  860. </PORT>
  861. </PORTS>
  862. <BUSINTERFACES>
  863. <BUSINTERFACE BUSNAME="ethernet_transceiver2_0_fifo_write" NAME="FIFO_WRITE" TYPE="TARGET" VLNV="xilinx.com:interface:fifo_write:1.0">
  864. <PORTMAPS>
  865. <PORTMAP LOGICAL="FULL" PHYSICAL="full"/>
  866. <PORTMAP LOGICAL="WR_DATA" PHYSICAL="din"/>
  867. <PORTMAP LOGICAL="WR_EN" PHYSICAL="wr_en"/>
  868. </PORTMAPS>
  869. </BUSINTERFACE>
  870. <BUSINTERFACE BUSNAME="packaging_1_fifo_read" NAME="FIFO_READ" TYPE="TARGET" VLNV="xilinx.com:interface:fifo_read:1.0">
  871. <PORTMAPS>
  872. <PORTMAP LOGICAL="EMPTY" PHYSICAL="empty"/>
  873. <PORTMAP LOGICAL="RD_DATA" PHYSICAL="dout"/>
  874. <PORTMAP LOGICAL="RD_EN" PHYSICAL="rd_en"/>
  875. </PORTMAPS>
  876. </BUSINTERFACE>
  877. </BUSINTERFACES>
  878. </MODULE>
  879. <MODULE COREREVISION="3" FULLNAME="/fifo_output" HWVERSION="13.2" INSTANCE="fifo_output" IPTYPE="PERIPHERAL" IS_ENABLE="1" MODCLASS="PERIPHERAL" MODTYPE="fifo_generator" VLNV="xilinx.com:ip:fifo_generator:13.2">
  880. <DOCUMENTS>
  881. <DOCUMENT SOURCE="http://www.xilinx.com/cgi-bin/docs/ipdoc?c=fifo_generator;v=v13_2;d=pg057-fifo-generator.pdf"/>
  882. </DOCUMENTS>
  883. <PARAMETERS>
  884. <PARAMETER NAME="C_COMMON_CLOCK" VALUE="0"/>
  885. <PARAMETER NAME="C_SELECT_XPM" VALUE="0"/>
  886. <PARAMETER NAME="C_COUNT_TYPE" VALUE="0"/>
  887. <PARAMETER NAME="C_DATA_COUNT_WIDTH" VALUE="9"/>
  888. <PARAMETER NAME="C_DEFAULT_VALUE" VALUE="BlankString"/>
  889. <PARAMETER NAME="C_DIN_WIDTH" VALUE="32"/>
  890. <PARAMETER NAME="C_DOUT_RST_VAL" VALUE="0"/>
  891. <PARAMETER NAME="C_DOUT_WIDTH" VALUE="32"/>
  892. <PARAMETER NAME="C_ENABLE_RLOCS" VALUE="0"/>
  893. <PARAMETER NAME="C_FAMILY" VALUE="artix7"/>
  894. <PARAMETER NAME="C_FULL_FLAGS_RST_VAL" VALUE="1"/>
  895. <PARAMETER NAME="C_HAS_ALMOST_EMPTY" VALUE="0"/>
  896. <PARAMETER NAME="C_HAS_ALMOST_FULL" VALUE="0"/>
  897. <PARAMETER NAME="C_HAS_BACKUP" VALUE="0"/>
  898. <PARAMETER NAME="C_HAS_DATA_COUNT" VALUE="0"/>
  899. <PARAMETER NAME="C_HAS_INT_CLK" VALUE="0"/>
  900. <PARAMETER NAME="C_HAS_MEMINIT_FILE" VALUE="0"/>
  901. <PARAMETER NAME="C_HAS_OVERFLOW" VALUE="1"/>
  902. <PARAMETER NAME="C_HAS_RD_DATA_COUNT" VALUE="1"/>
  903. <PARAMETER NAME="C_HAS_RD_RST" VALUE="0"/>
  904. <PARAMETER NAME="C_HAS_RST" VALUE="1"/>
  905. <PARAMETER NAME="C_HAS_SRST" VALUE="0"/>
  906. <PARAMETER NAME="C_HAS_UNDERFLOW" VALUE="0"/>
  907. <PARAMETER NAME="C_HAS_VALID" VALUE="0"/>
  908. <PARAMETER NAME="C_HAS_WR_ACK" VALUE="0"/>
  909. <PARAMETER NAME="C_HAS_WR_DATA_COUNT" VALUE="0"/>
  910. <PARAMETER NAME="C_HAS_WR_RST" VALUE="0"/>
  911. <PARAMETER NAME="C_IMPLEMENTATION_TYPE" VALUE="2"/>
  912. <PARAMETER NAME="C_INIT_WR_PNTR_VAL" VALUE="0"/>
  913. <PARAMETER NAME="C_MEMORY_TYPE" VALUE="2"/>
  914. <PARAMETER NAME="C_MIF_FILE_NAME" VALUE="BlankString"/>
  915. <PARAMETER NAME="C_OPTIMIZATION_MODE" VALUE="0"/>
  916. <PARAMETER NAME="C_OVERFLOW_LOW" VALUE="0"/>
  917. <PARAMETER NAME="C_PRELOAD_LATENCY" VALUE="1"/>
  918. <PARAMETER NAME="C_PRELOAD_REGS" VALUE="0"/>
  919. <PARAMETER NAME="C_PRIM_FIFO_TYPE" VALUE="512x36"/>
  920. <PARAMETER NAME="C_PROG_EMPTY_THRESH_ASSERT_VAL" VALUE="2"/>
  921. <PARAMETER NAME="C_PROG_EMPTY_THRESH_NEGATE_VAL" VALUE="3"/>
  922. <PARAMETER NAME="C_PROG_EMPTY_TYPE" VALUE="0"/>
  923. <PARAMETER NAME="C_PROG_FULL_THRESH_ASSERT_VAL" VALUE="509"/>
  924. <PARAMETER NAME="C_PROG_FULL_THRESH_NEGATE_VAL" VALUE="508"/>
  925. <PARAMETER NAME="C_PROG_FULL_TYPE" VALUE="0"/>
  926. <PARAMETER NAME="C_RD_DATA_COUNT_WIDTH" VALUE="9"/>
  927. <PARAMETER NAME="C_RD_DEPTH" VALUE="512"/>
  928. <PARAMETER NAME="C_RD_FREQ" VALUE="1"/>
  929. <PARAMETER NAME="C_RD_PNTR_WIDTH" VALUE="9"/>
  930. <PARAMETER NAME="C_UNDERFLOW_LOW" VALUE="0"/>
  931. <PARAMETER NAME="C_USE_DOUT_RST" VALUE="1"/>
  932. <PARAMETER NAME="C_USE_ECC" VALUE="0"/>
  933. <PARAMETER NAME="C_USE_EMBEDDED_REG" VALUE="0"/>
  934. <PARAMETER NAME="C_USE_PIPELINE_REG" VALUE="0"/>
  935. <PARAMETER NAME="C_POWER_SAVING_MODE" VALUE="0"/>
  936. <PARAMETER NAME="C_USE_FIFO16_FLAGS" VALUE="0"/>
  937. <PARAMETER NAME="C_USE_FWFT_DATA_COUNT" VALUE="0"/>
  938. <PARAMETER NAME="C_VALID_LOW" VALUE="0"/>
  939. <PARAMETER NAME="C_WR_ACK_LOW" VALUE="0"/>
  940. <PARAMETER NAME="C_WR_DATA_COUNT_WIDTH" VALUE="9"/>
  941. <PARAMETER NAME="C_WR_DEPTH" VALUE="512"/>
  942. <PARAMETER NAME="C_WR_FREQ" VALUE="1"/>
  943. <PARAMETER NAME="C_WR_PNTR_WIDTH" VALUE="9"/>
  944. <PARAMETER NAME="C_WR_RESPONSE_LATENCY" VALUE="1"/>
  945. <PARAMETER NAME="C_MSGON_VAL" VALUE="1"/>
  946. <PARAMETER NAME="C_ENABLE_RST_SYNC" VALUE="1"/>
  947. <PARAMETER NAME="C_EN_SAFETY_CKT" VALUE="0"/>
  948. <PARAMETER NAME="C_ERROR_INJECTION_TYPE" VALUE="0"/>
  949. <PARAMETER NAME="C_SYNCHRONIZER_STAGE" VALUE="2"/>
  950. <PARAMETER NAME="C_INTERFACE_TYPE" VALUE="0"/>
  951. <PARAMETER NAME="C_AXI_TYPE" VALUE="1"/>
  952. <PARAMETER NAME="C_HAS_AXI_WR_CHANNEL" VALUE="1"/>
  953. <PARAMETER NAME="C_HAS_AXI_RD_CHANNEL" VALUE="1"/>
  954. <PARAMETER NAME="C_HAS_SLAVE_CE" VALUE="0"/>
  955. <PARAMETER NAME="C_HAS_MASTER_CE" VALUE="0"/>
  956. <PARAMETER NAME="C_ADD_NGC_CONSTRAINT" VALUE="0"/>
  957. <PARAMETER NAME="C_USE_COMMON_OVERFLOW" VALUE="0"/>
  958. <PARAMETER NAME="C_USE_COMMON_UNDERFLOW" VALUE="0"/>
  959. <PARAMETER NAME="C_USE_DEFAULT_SETTINGS" VALUE="0"/>
  960. <PARAMETER NAME="C_AXI_ID_WIDTH" VALUE="1"/>
  961. <PARAMETER NAME="C_AXI_ADDR_WIDTH" VALUE="32"/>
  962. <PARAMETER NAME="C_AXI_DATA_WIDTH" VALUE="64"/>
  963. <PARAMETER NAME="C_AXI_LEN_WIDTH" VALUE="8"/>
  964. <PARAMETER NAME="C_AXI_LOCK_WIDTH" VALUE="1"/>
  965. <PARAMETER NAME="C_HAS_AXI_ID" VALUE="0"/>
  966. <PARAMETER NAME="C_HAS_AXI_AWUSER" VALUE="0"/>
  967. <PARAMETER NAME="C_HAS_AXI_WUSER" VALUE="0"/>
  968. <PARAMETER NAME="C_HAS_AXI_BUSER" VALUE="0"/>
  969. <PARAMETER NAME="C_HAS_AXI_ARUSER" VALUE="0"/>
  970. <PARAMETER NAME="C_HAS_AXI_RUSER" VALUE="0"/>
  971. <PARAMETER NAME="C_AXI_ARUSER_WIDTH" VALUE="1"/>
  972. <PARAMETER NAME="C_AXI_AWUSER_WIDTH" VALUE="1"/>
  973. <PARAMETER NAME="C_AXI_WUSER_WIDTH" VALUE="1"/>
  974. <PARAMETER NAME="C_AXI_BUSER_WIDTH" VALUE="1"/>
  975. <PARAMETER NAME="C_AXI_RUSER_WIDTH" VALUE="1"/>
  976. <PARAMETER NAME="C_HAS_AXIS_TDATA" VALUE="1"/>
  977. <PARAMETER NAME="C_HAS_AXIS_TID" VALUE="0"/>
  978. <PARAMETER NAME="C_HAS_AXIS_TDEST" VALUE="0"/>
  979. <PARAMETER NAME="C_HAS_AXIS_TUSER" VALUE="1"/>
  980. <PARAMETER NAME="C_HAS_AXIS_TREADY" VALUE="1"/>
  981. <PARAMETER NAME="C_HAS_AXIS_TLAST" VALUE="0"/>
  982. <PARAMETER NAME="C_HAS_AXIS_TSTRB" VALUE="0"/>
  983. <PARAMETER NAME="C_HAS_AXIS_TKEEP" VALUE="0"/>
  984. <PARAMETER NAME="C_AXIS_TDATA_WIDTH" VALUE="8"/>
  985. <PARAMETER NAME="C_AXIS_TID_WIDTH" VALUE="1"/>
  986. <PARAMETER NAME="C_AXIS_TDEST_WIDTH" VALUE="1"/>
  987. <PARAMETER NAME="C_AXIS_TUSER_WIDTH" VALUE="4"/>
  988. <PARAMETER NAME="C_AXIS_TSTRB_WIDTH" VALUE="1"/>
  989. <PARAMETER NAME="C_AXIS_TKEEP_WIDTH" VALUE="1"/>
  990. <PARAMETER NAME="C_WACH_TYPE" VALUE="0"/>
  991. <PARAMETER NAME="C_WDCH_TYPE" VALUE="0"/>
  992. <PARAMETER NAME="C_WRCH_TYPE" VALUE="0"/>
  993. <PARAMETER NAME="C_RACH_TYPE" VALUE="0"/>
  994. <PARAMETER NAME="C_RDCH_TYPE" VALUE="0"/>
  995. <PARAMETER NAME="C_AXIS_TYPE" VALUE="0"/>
  996. <PARAMETER NAME="C_IMPLEMENTATION_TYPE_WACH" VALUE="2"/>
  997. <PARAMETER NAME="C_IMPLEMENTATION_TYPE_WDCH" VALUE="1"/>
  998. <PARAMETER NAME="C_IMPLEMENTATION_TYPE_WRCH" VALUE="2"/>
  999. <PARAMETER NAME="C_IMPLEMENTATION_TYPE_RACH" VALUE="2"/>
  1000. <PARAMETER NAME="C_IMPLEMENTATION_TYPE_RDCH" VALUE="1"/>
  1001. <PARAMETER NAME="C_IMPLEMENTATION_TYPE_AXIS" VALUE="1"/>
  1002. <PARAMETER NAME="C_APPLICATION_TYPE_WACH" VALUE="0"/>
  1003. <PARAMETER NAME="C_APPLICATION_TYPE_WDCH" VALUE="0"/>
  1004. <PARAMETER NAME="C_APPLICATION_TYPE_WRCH" VALUE="0"/>
  1005. <PARAMETER NAME="C_APPLICATION_TYPE_RACH" VALUE="0"/>
  1006. <PARAMETER NAME="C_APPLICATION_TYPE_RDCH" VALUE="0"/>
  1007. <PARAMETER NAME="C_APPLICATION_TYPE_AXIS" VALUE="0"/>
  1008. <PARAMETER NAME="C_PRIM_FIFO_TYPE_WACH" VALUE="512x36"/>
  1009. <PARAMETER NAME="C_PRIM_FIFO_TYPE_WDCH" VALUE="1kx36"/>
  1010. <PARAMETER NAME="C_PRIM_FIFO_TYPE_WRCH" VALUE="512x36"/>
  1011. <PARAMETER NAME="C_PRIM_FIFO_TYPE_RACH" VALUE="512x36"/>
  1012. <PARAMETER NAME="C_PRIM_FIFO_TYPE_RDCH" VALUE="1kx36"/>
  1013. <PARAMETER NAME="C_PRIM_FIFO_TYPE_AXIS" VALUE="1kx18"/>
  1014. <PARAMETER NAME="C_USE_ECC_WACH" VALUE="0"/>
  1015. <PARAMETER NAME="C_USE_ECC_WDCH" VALUE="0"/>
  1016. <PARAMETER NAME="C_USE_ECC_WRCH" VALUE="0"/>
  1017. <PARAMETER NAME="C_USE_ECC_RACH" VALUE="0"/>
  1018. <PARAMETER NAME="C_USE_ECC_RDCH" VALUE="0"/>
  1019. <PARAMETER NAME="C_USE_ECC_AXIS" VALUE="0"/>
  1020. <PARAMETER NAME="C_ERROR_INJECTION_TYPE_WACH" VALUE="0"/>
  1021. <PARAMETER NAME="C_ERROR_INJECTION_TYPE_WDCH" VALUE="0"/>
  1022. <PARAMETER NAME="C_ERROR_INJECTION_TYPE_WRCH" VALUE="0"/>
  1023. <PARAMETER NAME="C_ERROR_INJECTION_TYPE_RACH" VALUE="0"/>
  1024. <PARAMETER NAME="C_ERROR_INJECTION_TYPE_RDCH" VALUE="0"/>
  1025. <PARAMETER NAME="C_ERROR_INJECTION_TYPE_AXIS" VALUE="0"/>
  1026. <PARAMETER NAME="C_DIN_WIDTH_WACH" VALUE="1"/>
  1027. <PARAMETER NAME="C_DIN_WIDTH_WDCH" VALUE="64"/>
  1028. <PARAMETER NAME="C_DIN_WIDTH_WRCH" VALUE="2"/>
  1029. <PARAMETER NAME="C_DIN_WIDTH_RACH" VALUE="32"/>
  1030. <PARAMETER NAME="C_DIN_WIDTH_RDCH" VALUE="64"/>
  1031. <PARAMETER NAME="C_DIN_WIDTH_AXIS" VALUE="1"/>
  1032. <PARAMETER NAME="C_WR_DEPTH_WACH" VALUE="16"/>
  1033. <PARAMETER NAME="C_WR_DEPTH_WDCH" VALUE="1024"/>
  1034. <PARAMETER NAME="C_WR_DEPTH_WRCH" VALUE="16"/>
  1035. <PARAMETER NAME="C_WR_DEPTH_RACH" VALUE="16"/>
  1036. <PARAMETER NAME="C_WR_DEPTH_RDCH" VALUE="1024"/>
  1037. <PARAMETER NAME="C_WR_DEPTH_AXIS" VALUE="1024"/>
  1038. <PARAMETER NAME="C_WR_PNTR_WIDTH_WACH" VALUE="4"/>
  1039. <PARAMETER NAME="C_WR_PNTR_WIDTH_WDCH" VALUE="10"/>
  1040. <PARAMETER NAME="C_WR_PNTR_WIDTH_WRCH" VALUE="4"/>
  1041. <PARAMETER NAME="C_WR_PNTR_WIDTH_RACH" VALUE="4"/>
  1042. <PARAMETER NAME="C_WR_PNTR_WIDTH_RDCH" VALUE="10"/>
  1043. <PARAMETER NAME="C_WR_PNTR_WIDTH_AXIS" VALUE="10"/>
  1044. <PARAMETER NAME="C_HAS_DATA_COUNTS_WACH" VALUE="0"/>
  1045. <PARAMETER NAME="C_HAS_DATA_COUNTS_WDCH" VALUE="0"/>
  1046. <PARAMETER NAME="C_HAS_DATA_COUNTS_WRCH" VALUE="0"/>
  1047. <PARAMETER NAME="C_HAS_DATA_COUNTS_RACH" VALUE="0"/>
  1048. <PARAMETER NAME="C_HAS_DATA_COUNTS_RDCH" VALUE="0"/>
  1049. <PARAMETER NAME="C_HAS_DATA_COUNTS_AXIS" VALUE="0"/>
  1050. <PARAMETER NAME="C_HAS_PROG_FLAGS_WACH" VALUE="0"/>
  1051. <PARAMETER NAME="C_HAS_PROG_FLAGS_WDCH" VALUE="0"/>
  1052. <PARAMETER NAME="C_HAS_PROG_FLAGS_WRCH" VALUE="0"/>
  1053. <PARAMETER NAME="C_HAS_PROG_FLAGS_RACH" VALUE="0"/>
  1054. <PARAMETER NAME="C_HAS_PROG_FLAGS_RDCH" VALUE="0"/>
  1055. <PARAMETER NAME="C_HAS_PROG_FLAGS_AXIS" VALUE="0"/>
  1056. <PARAMETER NAME="C_PROG_FULL_TYPE_WACH" VALUE="0"/>
  1057. <PARAMETER NAME="C_PROG_FULL_TYPE_WDCH" VALUE="0"/>
  1058. <PARAMETER NAME="C_PROG_FULL_TYPE_WRCH" VALUE="0"/>
  1059. <PARAMETER NAME="C_PROG_FULL_TYPE_RACH" VALUE="0"/>
  1060. <PARAMETER NAME="C_PROG_FULL_TYPE_RDCH" VALUE="0"/>
  1061. <PARAMETER NAME="C_PROG_FULL_TYPE_AXIS" VALUE="0"/>
  1062. <PARAMETER NAME="C_PROG_FULL_THRESH_ASSERT_VAL_WACH" VALUE="1023"/>
  1063. <PARAMETER NAME="C_PROG_FULL_THRESH_ASSERT_VAL_WDCH" VALUE="1023"/>
  1064. <PARAMETER NAME="C_PROG_FULL_THRESH_ASSERT_VAL_WRCH" VALUE="1023"/>
  1065. <PARAMETER NAME="C_PROG_FULL_THRESH_ASSERT_VAL_RACH" VALUE="1023"/>
  1066. <PARAMETER NAME="C_PROG_FULL_THRESH_ASSERT_VAL_RDCH" VALUE="1023"/>
  1067. <PARAMETER NAME="C_PROG_FULL_THRESH_ASSERT_VAL_AXIS" VALUE="1023"/>
  1068. <PARAMETER NAME="C_PROG_EMPTY_TYPE_WACH" VALUE="0"/>
  1069. <PARAMETER NAME="C_PROG_EMPTY_TYPE_WDCH" VALUE="0"/>
  1070. <PARAMETER NAME="C_PROG_EMPTY_TYPE_WRCH" VALUE="0"/>
  1071. <PARAMETER NAME="C_PROG_EMPTY_TYPE_RACH" VALUE="0"/>
  1072. <PARAMETER NAME="C_PROG_EMPTY_TYPE_RDCH" VALUE="0"/>
  1073. <PARAMETER NAME="C_PROG_EMPTY_TYPE_AXIS" VALUE="0"/>
  1074. <PARAMETER NAME="C_PROG_EMPTY_THRESH_ASSERT_VAL_WACH" VALUE="1022"/>
  1075. <PARAMETER NAME="C_PROG_EMPTY_THRESH_ASSERT_VAL_WDCH" VALUE="1022"/>
  1076. <PARAMETER NAME="C_PROG_EMPTY_THRESH_ASSERT_VAL_WRCH" VALUE="1022"/>
  1077. <PARAMETER NAME="C_PROG_EMPTY_THRESH_ASSERT_VAL_RACH" VALUE="1022"/>
  1078. <PARAMETER NAME="C_PROG_EMPTY_THRESH_ASSERT_VAL_RDCH" VALUE="1022"/>
  1079. <PARAMETER NAME="C_PROG_EMPTY_THRESH_ASSERT_VAL_AXIS" VALUE="1022"/>
  1080. <PARAMETER NAME="C_REG_SLICE_MODE_WACH" VALUE="0"/>
  1081. <PARAMETER NAME="C_REG_SLICE_MODE_WDCH" VALUE="0"/>
  1082. <PARAMETER NAME="C_REG_SLICE_MODE_WRCH" VALUE="0"/>
  1083. <PARAMETER NAME="C_REG_SLICE_MODE_RACH" VALUE="0"/>
  1084. <PARAMETER NAME="C_REG_SLICE_MODE_RDCH" VALUE="0"/>
  1085. <PARAMETER NAME="C_REG_SLICE_MODE_AXIS" VALUE="0"/>
  1086. <PARAMETER NAME="Component_Name" VALUE="design_1_fifo_output_0"/>
  1087. <PARAMETER NAME="Fifo_Implementation" VALUE="Independent_Clocks_Distributed_RAM"/>
  1088. <PARAMETER NAME="synchronization_stages" VALUE="2"/>
  1089. <PARAMETER NAME="synchronization_stages_axi" VALUE="2"/>
  1090. <PARAMETER NAME="INTERFACE_TYPE" VALUE="Native"/>
  1091. <PARAMETER NAME="Performance_Options" VALUE="Standard_FIFO"/>
  1092. <PARAMETER NAME="asymmetric_port_width" VALUE="false"/>
  1093. <PARAMETER NAME="Input_Data_Width" VALUE="32"/>
  1094. <PARAMETER NAME="Input_Depth" VALUE="512"/>
  1095. <PARAMETER NAME="Output_Data_Width" VALUE="32"/>
  1096. <PARAMETER NAME="Output_Depth" VALUE="512"/>
  1097. <PARAMETER NAME="Enable_ECC" VALUE="false"/>
  1098. <PARAMETER NAME="Use_Embedded_Registers" VALUE="false"/>
  1099. <PARAMETER NAME="Reset_Pin" VALUE="true"/>
  1100. <PARAMETER NAME="Enable_Reset_Synchronization" VALUE="true"/>
  1101. <PARAMETER NAME="Reset_Type" VALUE="Asynchronous_Reset"/>
  1102. <PARAMETER NAME="Full_Flags_Reset_Value" VALUE="1"/>
  1103. <PARAMETER NAME="Use_Dout_Reset" VALUE="true"/>
  1104. <PARAMETER NAME="Dout_Reset_Value" VALUE="0"/>
  1105. <PARAMETER NAME="dynamic_power_saving" VALUE="false"/>
  1106. <PARAMETER NAME="Almost_Full_Flag" VALUE="false"/>
  1107. <PARAMETER NAME="Almost_Empty_Flag" VALUE="false"/>
  1108. <PARAMETER NAME="Valid_Flag" VALUE="false"/>
  1109. <PARAMETER NAME="Valid_Sense" VALUE="Active_High"/>
  1110. <PARAMETER NAME="Underflow_Flag" VALUE="false"/>
  1111. <PARAMETER NAME="Underflow_Sense" VALUE="Active_High"/>
  1112. <PARAMETER NAME="Write_Acknowledge_Flag" VALUE="false"/>
  1113. <PARAMETER NAME="Write_Acknowledge_Sense" VALUE="Active_High"/>
  1114. <PARAMETER NAME="Overflow_Flag" VALUE="true"/>
  1115. <PARAMETER NAME="Overflow_Sense" VALUE="Active_High"/>
  1116. <PARAMETER NAME="Inject_Sbit_Error" VALUE="false"/>
  1117. <PARAMETER NAME="Inject_Dbit_Error" VALUE="false"/>
  1118. <PARAMETER NAME="ecc_pipeline_reg" VALUE="false"/>
  1119. <PARAMETER NAME="Use_Extra_Logic" VALUE="false"/>
  1120. <PARAMETER NAME="Data_Count" VALUE="false"/>
  1121. <PARAMETER NAME="Data_Count_Width" VALUE="9"/>
  1122. <PARAMETER NAME="Write_Data_Count" VALUE="false"/>
  1123. <PARAMETER NAME="Write_Data_Count_Width" VALUE="9"/>
  1124. <PARAMETER NAME="Read_Data_Count" VALUE="true"/>
  1125. <PARAMETER NAME="Read_Data_Count_Width" VALUE="9"/>
  1126. <PARAMETER NAME="Disable_Timing_Violations" VALUE="false"/>
  1127. <PARAMETER NAME="Read_Clock_Frequency" VALUE="1"/>
  1128. <PARAMETER NAME="Write_Clock_Frequency" VALUE="1"/>
  1129. <PARAMETER NAME="Programmable_Full_Type" VALUE="No_Programmable_Full_Threshold"/>
  1130. <PARAMETER NAME="Full_Threshold_Assert_Value" VALUE="509"/>
  1131. <PARAMETER NAME="Full_Threshold_Negate_Value" VALUE="508"/>
  1132. <PARAMETER NAME="Programmable_Empty_Type" VALUE="No_Programmable_Empty_Threshold"/>
  1133. <PARAMETER NAME="Empty_Threshold_Assert_Value" VALUE="2"/>
  1134. <PARAMETER NAME="Empty_Threshold_Negate_Value" VALUE="3"/>
  1135. <PARAMETER NAME="PROTOCOL" VALUE="AXI4"/>
  1136. <PARAMETER NAME="Clock_Type_AXI" VALUE="Common_Clock"/>
  1137. <PARAMETER NAME="HAS_ACLKEN" VALUE="false"/>
  1138. <PARAMETER NAME="Clock_Enable_Type" VALUE="Slave_Interface_Clock_Enable"/>
  1139. <PARAMETER NAME="READ_WRITE_MODE" VALUE="READ_WRITE"/>
  1140. <PARAMETER NAME="ID_WIDTH" VALUE="0"/>
  1141. <PARAMETER NAME="ADDRESS_WIDTH" VALUE="32"/>
  1142. <PARAMETER NAME="DATA_WIDTH" VALUE="64"/>
  1143. <PARAMETER NAME="AWUSER_Width" VALUE="0"/>
  1144. <PARAMETER NAME="WUSER_Width" VALUE="0"/>
  1145. <PARAMETER NAME="BUSER_Width" VALUE="0"/>
  1146. <PARAMETER NAME="ARUSER_Width" VALUE="0"/>
  1147. <PARAMETER NAME="RUSER_Width" VALUE="0"/>
  1148. <PARAMETER NAME="TDATA_NUM_BYTES" VALUE="1"/>
  1149. <PARAMETER NAME="TID_WIDTH" VALUE="0"/>
  1150. <PARAMETER NAME="TDEST_WIDTH" VALUE="0"/>
  1151. <PARAMETER NAME="TUSER_WIDTH" VALUE="4"/>
  1152. <PARAMETER NAME="Enable_TREADY" VALUE="true"/>
  1153. <PARAMETER NAME="Enable_TLAST" VALUE="false"/>
  1154. <PARAMETER NAME="HAS_TSTRB" VALUE="false"/>
  1155. <PARAMETER NAME="TSTRB_WIDTH" VALUE="1"/>
  1156. <PARAMETER NAME="HAS_TKEEP" VALUE="false"/>
  1157. <PARAMETER NAME="TKEEP_WIDTH" VALUE="1"/>
  1158. <PARAMETER NAME="wach_type" VALUE="FIFO"/>
  1159. <PARAMETER NAME="FIFO_Implementation_wach" VALUE="Common_Clock_Distributed_RAM"/>
  1160. <PARAMETER NAME="FIFO_Application_Type_wach" VALUE="Data_FIFO"/>
  1161. <PARAMETER NAME="Enable_ECC_wach" VALUE="false"/>
  1162. <PARAMETER NAME="Inject_Sbit_Error_wach" VALUE="false"/>
  1163. <PARAMETER NAME="Inject_Dbit_Error_wach" VALUE="false"/>
  1164. <PARAMETER NAME="Input_Depth_wach" VALUE="16"/>
  1165. <PARAMETER NAME="Enable_Data_Counts_wach" VALUE="false"/>
  1166. <PARAMETER NAME="Programmable_Full_Type_wach" VALUE="No_Programmable_Full_Threshold"/>
  1167. <PARAMETER NAME="Full_Threshold_Assert_Value_wach" VALUE="1023"/>
  1168. <PARAMETER NAME="Programmable_Empty_Type_wach" VALUE="No_Programmable_Empty_Threshold"/>
  1169. <PARAMETER NAME="Empty_Threshold_Assert_Value_wach" VALUE="1022"/>
  1170. <PARAMETER NAME="wdch_type" VALUE="FIFO"/>
  1171. <PARAMETER NAME="FIFO_Implementation_wdch" VALUE="Common_Clock_Block_RAM"/>
  1172. <PARAMETER NAME="FIFO_Application_Type_wdch" VALUE="Data_FIFO"/>
  1173. <PARAMETER NAME="Enable_ECC_wdch" VALUE="false"/>
  1174. <PARAMETER NAME="Inject_Sbit_Error_wdch" VALUE="false"/>
  1175. <PARAMETER NAME="Inject_Dbit_Error_wdch" VALUE="false"/>
  1176. <PARAMETER NAME="Input_Depth_wdch" VALUE="1024"/>
  1177. <PARAMETER NAME="Enable_Data_Counts_wdch" VALUE="false"/>
  1178. <PARAMETER NAME="Programmable_Full_Type_wdch" VALUE="No_Programmable_Full_Threshold"/>
  1179. <PARAMETER NAME="Full_Threshold_Assert_Value_wdch" VALUE="1023"/>
  1180. <PARAMETER NAME="Programmable_Empty_Type_wdch" VALUE="No_Programmable_Empty_Threshold"/>
  1181. <PARAMETER NAME="Empty_Threshold_Assert_Value_wdch" VALUE="1022"/>
  1182. <PARAMETER NAME="wrch_type" VALUE="FIFO"/>
  1183. <PARAMETER NAME="FIFO_Implementation_wrch" VALUE="Common_Clock_Distributed_RAM"/>
  1184. <PARAMETER NAME="FIFO_Application_Type_wrch" VALUE="Data_FIFO"/>
  1185. <PARAMETER NAME="Enable_ECC_wrch" VALUE="false"/>
  1186. <PARAMETER NAME="Inject_Sbit_Error_wrch" VALUE="false"/>
  1187. <PARAMETER NAME="Inject_Dbit_Error_wrch" VALUE="false"/>
  1188. <PARAMETER NAME="Input_Depth_wrch" VALUE="16"/>
  1189. <PARAMETER NAME="Enable_Data_Counts_wrch" VALUE="false"/>
  1190. <PARAMETER NAME="Programmable_Full_Type_wrch" VALUE="No_Programmable_Full_Threshold"/>
  1191. <PARAMETER NAME="Full_Threshold_Assert_Value_wrch" VALUE="1023"/>
  1192. <PARAMETER NAME="Programmable_Empty_Type_wrch" VALUE="No_Programmable_Empty_Threshold"/>
  1193. <PARAMETER NAME="Empty_Threshold_Assert_Value_wrch" VALUE="1022"/>
  1194. <PARAMETER NAME="rach_type" VALUE="FIFO"/>
  1195. <PARAMETER NAME="FIFO_Implementation_rach" VALUE="Common_Clock_Distributed_RAM"/>
  1196. <PARAMETER NAME="FIFO_Application_Type_rach" VALUE="Data_FIFO"/>
  1197. <PARAMETER NAME="Enable_ECC_rach" VALUE="false"/>
  1198. <PARAMETER NAME="Inject_Sbit_Error_rach" VALUE="false"/>
  1199. <PARAMETER NAME="Inject_Dbit_Error_rach" VALUE="false"/>
  1200. <PARAMETER NAME="Input_Depth_rach" VALUE="16"/>
  1201. <PARAMETER NAME="Enable_Data_Counts_rach" VALUE="false"/>
  1202. <PARAMETER NAME="Programmable_Full_Type_rach" VALUE="No_Programmable_Full_Threshold"/>
  1203. <PARAMETER NAME="Full_Threshold_Assert_Value_rach" VALUE="1023"/>
  1204. <PARAMETER NAME="Programmable_Empty_Type_rach" VALUE="No_Programmable_Empty_Threshold"/>
  1205. <PARAMETER NAME="Empty_Threshold_Assert_Value_rach" VALUE="1022"/>
  1206. <PARAMETER NAME="rdch_type" VALUE="FIFO"/>
  1207. <PARAMETER NAME="FIFO_Implementation_rdch" VALUE="Common_Clock_Block_RAM"/>
  1208. <PARAMETER NAME="FIFO_Application_Type_rdch" VALUE="Data_FIFO"/>
  1209. <PARAMETER NAME="Enable_ECC_rdch" VALUE="false"/>
  1210. <PARAMETER NAME="Inject_Sbit_Error_rdch" VALUE="false"/>
  1211. <PARAMETER NAME="Inject_Dbit_Error_rdch" VALUE="false"/>
  1212. <PARAMETER NAME="Input_Depth_rdch" VALUE="1024"/>
  1213. <PARAMETER NAME="Enable_Data_Counts_rdch" VALUE="false"/>
  1214. <PARAMETER NAME="Programmable_Full_Type_rdch" VALUE="No_Programmable_Full_Threshold"/>
  1215. <PARAMETER NAME="Full_Threshold_Assert_Value_rdch" VALUE="1023"/>
  1216. <PARAMETER NAME="Programmable_Empty_Type_rdch" VALUE="No_Programmable_Empty_Threshold"/>
  1217. <PARAMETER NAME="Empty_Threshold_Assert_Value_rdch" VALUE="1022"/>
  1218. <PARAMETER NAME="axis_type" VALUE="FIFO"/>
  1219. <PARAMETER NAME="FIFO_Implementation_axis" VALUE="Common_Clock_Block_RAM"/>
  1220. <PARAMETER NAME="FIFO_Application_Type_axis" VALUE="Data_FIFO"/>
  1221. <PARAMETER NAME="Enable_ECC_axis" VALUE="false"/>
  1222. <PARAMETER NAME="Inject_Sbit_Error_axis" VALUE="false"/>
  1223. <PARAMETER NAME="Inject_Dbit_Error_axis" VALUE="false"/>
  1224. <PARAMETER NAME="Input_Depth_axis" VALUE="1024"/>
  1225. <PARAMETER NAME="Enable_Data_Counts_axis" VALUE="false"/>
  1226. <PARAMETER NAME="Programmable_Full_Type_axis" VALUE="No_Programmable_Full_Threshold"/>
  1227. <PARAMETER NAME="Full_Threshold_Assert_Value_axis" VALUE="1023"/>
  1228. <PARAMETER NAME="Programmable_Empty_Type_axis" VALUE="No_Programmable_Empty_Threshold"/>
  1229. <PARAMETER NAME="Empty_Threshold_Assert_Value_axis" VALUE="1022"/>
  1230. <PARAMETER NAME="Register_Slice_Mode_wach" VALUE="Fully_Registered"/>
  1231. <PARAMETER NAME="Register_Slice_Mode_wdch" VALUE="Fully_Registered"/>
  1232. <PARAMETER NAME="Register_Slice_Mode_wrch" VALUE="Fully_Registered"/>
  1233. <PARAMETER NAME="Register_Slice_Mode_rach" VALUE="Fully_Registered"/>
  1234. <PARAMETER NAME="Register_Slice_Mode_rdch" VALUE="Fully_Registered"/>
  1235. <PARAMETER NAME="Register_Slice_Mode_axis" VALUE="Fully_Registered"/>
  1236. <PARAMETER NAME="Underflow_Flag_AXI" VALUE="false"/>
  1237. <PARAMETER NAME="Underflow_Sense_AXI" VALUE="Active_High"/>
  1238. <PARAMETER NAME="Overflow_Flag_AXI" VALUE="false"/>
  1239. <PARAMETER NAME="Overflow_Sense_AXI" VALUE="Active_High"/>
  1240. <PARAMETER NAME="Disable_Timing_Violations_AXI" VALUE="false"/>
  1241. <PARAMETER NAME="Add_NGC_Constraint_AXI" VALUE="false"/>
  1242. <PARAMETER NAME="Enable_Common_Underflow" VALUE="false"/>
  1243. <PARAMETER NAME="Enable_Common_Overflow" VALUE="false"/>
  1244. <PARAMETER NAME="enable_read_pointer_increment_by2" VALUE="false"/>
  1245. <PARAMETER NAME="Use_Embedded_Registers_axis" VALUE="false"/>
  1246. <PARAMETER NAME="enable_low_latency" VALUE="false"/>
  1247. <PARAMETER NAME="use_dout_register" VALUE="false"/>
  1248. <PARAMETER NAME="Master_interface_Clock_enable_memory_mapped" VALUE="false"/>
  1249. <PARAMETER NAME="Slave_interface_Clock_enable_memory_mapped" VALUE="false"/>
  1250. <PARAMETER NAME="Output_Register_Type" VALUE="Embedded_Reg"/>
  1251. <PARAMETER NAME="Enable_Safety_Circuit" VALUE="false"/>
  1252. <PARAMETER NAME="Enable_ECC_Type" VALUE="Hard_ECC"/>
  1253. <PARAMETER NAME="EDK_IPTYPE" VALUE="PERIPHERAL"/>
  1254. </PARAMETERS>
  1255. <PORTS>
  1256. <PORT DIR="I" NAME="rst" SIGIS="undef" SIGNAME="negate_0_S">
  1257. <CONNECTIONS>
  1258. <CONNECTION INSTANCE="negate_0" PORT="S"/>
  1259. </CONNECTIONS>
  1260. </PORT>
  1261. <PORT CLKFREQUENCY="100000000" DIR="I" NAME="wr_clk" SIGIS="clk" SIGNAME="External_Ports_clk_100MHz">
  1262. <CONNECTIONS>
  1263. <CONNECTION INSTANCE="External_Ports" PORT="clk_100MHz"/>
  1264. </CONNECTIONS>
  1265. </PORT>
  1266. <PORT CLKFREQUENCY="100000000" DIR="I" NAME="rd_clk" SIGIS="clk" SIGNAME="ethernet_transceiver2_0_eth_refclk">
  1267. <CONNECTIONS>
  1268. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="eth_refclk"/>
  1269. </CONNECTIONS>
  1270. </PORT>
  1271. <PORT DIR="I" LEFT="31" NAME="din" RIGHT="0" SIGIS="undef" SIGNAME="fifo_output_din">
  1272. <CONNECTIONS>
  1273. <CONNECTION INSTANCE="packaging_1" PORT="outData"/>
  1274. </CONNECTIONS>
  1275. </PORT>
  1276. <PORT DIR="I" NAME="wr_en" SIGIS="undef" SIGNAME="fifo_output_wr_en">
  1277. <CONNECTIONS>
  1278. <CONNECTION INSTANCE="packaging_1" PORT="outWrEn"/>
  1279. </CONNECTIONS>
  1280. </PORT>
  1281. <PORT DIR="I" NAME="rd_en" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_fifo_read_enable">
  1282. <CONNECTIONS>
  1283. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="fifo_read_enable"/>
  1284. </CONNECTIONS>
  1285. </PORT>
  1286. <PORT DIR="O" LEFT="31" NAME="dout" RIGHT="0" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_fifo_read_data">
  1287. <CONNECTIONS>
  1288. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="fifo_read_data"/>
  1289. </CONNECTIONS>
  1290. </PORT>
  1291. <PORT DIR="O" NAME="full" SIGIS="undef" SIGNAME="fifo_output_full">
  1292. <CONNECTIONS>
  1293. <CONNECTION INSTANCE="packaging_1" PORT="outputFull"/>
  1294. </CONNECTIONS>
  1295. </PORT>
  1296. <PORT DIR="O" NAME="overflow" SIGIS="undef" SIGNAME="fifo_output_overflow">
  1297. <CONNECTIONS>
  1298. <CONNECTION INSTANCE="c_counter_binary_0" PORT="CE"/>
  1299. </CONNECTIONS>
  1300. </PORT>
  1301. <PORT DIR="O" NAME="empty" SIGIS="undef" SIGNAME="ethernet_transceiver2_0_fifo_read_empty">
  1302. <CONNECTIONS>
  1303. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="fifo_read_empty"/>
  1304. </CONNECTIONS>
  1305. </PORT>
  1306. <PORT DIR="O" LEFT="8" NAME="rd_data_count" RIGHT="0" SIGIS="undef" SIGNAME="fifo_output_rd_data_count">
  1307. <CONNECTIONS>
  1308. <CONNECTION INSTANCE="xlconcat_5" PORT="In0"/>
  1309. </CONNECTIONS>
  1310. </PORT>
  1311. </PORTS>
  1312. <BUSINTERFACES>
  1313. <BUSINTERFACE BUSNAME="packaging_1_fifo_write" NAME="FIFO_WRITE" TYPE="TARGET" VLNV="xilinx.com:interface:fifo_write:1.0">
  1314. <PORTMAPS>
  1315. <PORTMAP LOGICAL="FULL" PHYSICAL="full"/>
  1316. <PORTMAP LOGICAL="WR_DATA" PHYSICAL="din"/>
  1317. <PORTMAP LOGICAL="WR_EN" PHYSICAL="wr_en"/>
  1318. </PORTMAPS>
  1319. </BUSINTERFACE>
  1320. <BUSINTERFACE BUSNAME="ethernet_transceiver2_0_fifo_read" NAME="FIFO_READ" TYPE="TARGET" VLNV="xilinx.com:interface:fifo_read:1.0">
  1321. <PORTMAPS>
  1322. <PORTMAP LOGICAL="EMPTY" PHYSICAL="empty"/>
  1323. <PORTMAP LOGICAL="RD_DATA" PHYSICAL="dout"/>
  1324. <PORTMAP LOGICAL="RD_EN" PHYSICAL="rd_en"/>
  1325. </PORTMAPS>
  1326. </BUSINTERFACE>
  1327. </BUSINTERFACES>
  1328. </MODULE>
  1329. <MODULE COREREVISION="12" FULLNAME="/negate_0" HWVERSION="12.0" INSTANCE="negate_0" IPTYPE="PERIPHERAL" IS_ENABLE="1" MODCLASS="PERIPHERAL" MODTYPE="c_addsub" VLNV="xilinx.com:ip:c_addsub:12.0">
  1330. <DOCUMENTS>
  1331. <DOCUMENT SOURCE="http://www.xilinx.com/cgi-bin/docs/ipdoc?c=c_addsub;v=v12_0;d=pg120-c-addsub.pdf"/>
  1332. </DOCUMENTS>
  1333. <PARAMETERS>
  1334. <PARAMETER NAME="C_VERBOSITY" VALUE="0"/>
  1335. <PARAMETER NAME="C_XDEVICEFAMILY" VALUE="artix7"/>
  1336. <PARAMETER NAME="C_IMPLEMENTATION" VALUE="0"/>
  1337. <PARAMETER NAME="C_A_WIDTH" VALUE="1"/>
  1338. <PARAMETER NAME="C_B_WIDTH" VALUE="1"/>
  1339. <PARAMETER NAME="C_OUT_WIDTH" VALUE="1"/>
  1340. <PARAMETER NAME="C_CE_OVERRIDES_SCLR" VALUE="0"/>
  1341. <PARAMETER NAME="C_A_TYPE" VALUE="1"/>
  1342. <PARAMETER NAME="C_B_TYPE" VALUE="1"/>
  1343. <PARAMETER NAME="C_LATENCY" VALUE="1"/>
  1344. <PARAMETER NAME="C_ADD_MODE" VALUE="0"/>
  1345. <PARAMETER NAME="C_B_CONSTANT" VALUE="1"/>
  1346. <PARAMETER NAME="C_B_VALUE" VALUE="1"/>
  1347. <PARAMETER NAME="C_AINIT_VAL" VALUE="0"/>
  1348. <PARAMETER NAME="C_SINIT_VAL" VALUE="0"/>
  1349. <PARAMETER NAME="C_CE_OVERRIDES_BYPASS" VALUE="1"/>
  1350. <PARAMETER NAME="C_BYPASS_LOW" VALUE="0"/>
  1351. <PARAMETER NAME="C_SCLR_OVERRIDES_SSET" VALUE="1"/>
  1352. <PARAMETER NAME="C_HAS_C_IN" VALUE="0"/>
  1353. <PARAMETER NAME="C_HAS_C_OUT" VALUE="0"/>
  1354. <PARAMETER NAME="C_BORROW_LOW" VALUE="1"/>
  1355. <PARAMETER NAME="C_HAS_CE" VALUE="0"/>
  1356. <PARAMETER NAME="C_HAS_BYPASS" VALUE="0"/>
  1357. <PARAMETER NAME="C_HAS_SCLR" VALUE="0"/>
  1358. <PARAMETER NAME="C_HAS_SSET" VALUE="0"/>
  1359. <PARAMETER NAME="C_HAS_SINIT" VALUE="0"/>
  1360. <PARAMETER NAME="Component_Name" VALUE="design_1_negate_0_0"/>
  1361. <PARAMETER NAME="Implementation" VALUE="Fabric"/>
  1362. <PARAMETER NAME="A_Type" VALUE="Unsigned"/>
  1363. <PARAMETER NAME="B_Type" VALUE="Unsigned"/>
  1364. <PARAMETER NAME="A_Width" VALUE="1"/>
  1365. <PARAMETER NAME="B_Width" VALUE="1"/>
  1366. <PARAMETER NAME="Add_Mode" VALUE="Add"/>
  1367. <PARAMETER NAME="Out_Width" VALUE="1"/>
  1368. <PARAMETER NAME="Latency_Configuration" VALUE="Automatic"/>
  1369. <PARAMETER NAME="Latency" VALUE="1"/>
  1370. <PARAMETER NAME="B_Constant" VALUE="true"/>
  1371. <PARAMETER NAME="B_Value" VALUE="1"/>
  1372. <PARAMETER NAME="CE" VALUE="false"/>
  1373. <PARAMETER NAME="C_In" VALUE="false"/>
  1374. <PARAMETER NAME="C_Out" VALUE="false"/>
  1375. <PARAMETER NAME="Borrow_Sense" VALUE="Active_Low"/>
  1376. <PARAMETER NAME="SCLR" VALUE="false"/>
  1377. <PARAMETER NAME="SSET" VALUE="false"/>
  1378. <PARAMETER NAME="SINIT" VALUE="false"/>
  1379. <PARAMETER NAME="SINIT_Value" VALUE="0"/>
  1380. <PARAMETER NAME="Bypass" VALUE="false"/>
  1381. <PARAMETER NAME="Bypass_Sense" VALUE="Active_High"/>
  1382. <PARAMETER NAME="Sync_Ctrl_Priority" VALUE="Reset_Overrides_Set"/>
  1383. <PARAMETER NAME="Sync_CE_Priority" VALUE="Sync_Overrides_CE"/>
  1384. <PARAMETER NAME="Bypass_CE_Priority" VALUE="CE_Overrides_Bypass"/>
  1385. <PARAMETER NAME="AINIT_Value" VALUE="0"/>
  1386. <PARAMETER NAME="EDK_IPTYPE" VALUE="PERIPHERAL"/>
  1387. </PARAMETERS>
  1388. <PORTS>
  1389. <PORT DIR="I" LEFT="0" NAME="A" RIGHT="0" SIGIS="data" SIGNAME="External_Ports_reset_rtl_0">
  1390. <CONNECTIONS>
  1391. <CONNECTION INSTANCE="External_Ports" PORT="reset_rtl_0"/>
  1392. </CONNECTIONS>
  1393. </PORT>
  1394. <PORT CLKFREQUENCY="100000000" DIR="I" NAME="CLK" SIGIS="clk" SIGNAME="External_Ports_clk_100MHz">
  1395. <CONNECTIONS>
  1396. <CONNECTION INSTANCE="External_Ports" PORT="clk_100MHz"/>
  1397. </CONNECTIONS>
  1398. </PORT>
  1399. <PORT DIR="O" LEFT="0" NAME="S" RIGHT="0" SIGIS="data" SIGNAME="negate_0_S">
  1400. <CONNECTIONS>
  1401. <CONNECTION INSTANCE="c_counter_binary_0" PORT="SCLR"/>
  1402. <CONNECTION INSTANCE="c_counter_binary_1" PORT="SCLR"/>
  1403. <CONNECTION INSTANCE="fifo_input" PORT="srst"/>
  1404. <CONNECTION INSTANCE="fifo_output" PORT="rst"/>
  1405. </CONNECTIONS>
  1406. </PORT>
  1407. </PORTS>
  1408. <BUSINTERFACES/>
  1409. </MODULE>
  1410. <MODULE COREREVISION="1" FULLNAME="/packaging_1" HWVERSION="3.0" INSTANCE="packaging_1" IPTYPE="PERIPHERAL" IS_ENABLE="1" MODCLASS="PERIPHERAL" MODTYPE="packaging" VLNV="user.org:user:packaging:3.0">
  1411. <DOCUMENTS/>
  1412. <PARAMETERS>
  1413. <PARAMETER NAME="busWidth" VALUE="32"/>
  1414. <PARAMETER NAME="Component_Name" VALUE="design_1_packaging_1_0"/>
  1415. <PARAMETER NAME="EDK_IPTYPE" VALUE="PERIPHERAL"/>
  1416. </PARAMETERS>
  1417. <PORTS>
  1418. <PORT CLKFREQUENCY="100000000" DIR="I" NAME="clk" SIGIS="clk" SIGNAME="External_Ports_clk_100MHz">
  1419. <CONNECTIONS>
  1420. <CONNECTION INSTANCE="External_Ports" PORT="clk_100MHz"/>
  1421. </CONNECTIONS>
  1422. </PORT>
  1423. <PORT DIR="I" NAME="rst" SIGIS="rst" SIGNAME="External_Ports_reset_rtl_0">
  1424. <CONNECTIONS>
  1425. <CONNECTION INSTANCE="External_Ports" PORT="reset_rtl_0"/>
  1426. </CONNECTIONS>
  1427. </PORT>
  1428. <PORT DIR="I" LEFT="31" NAME="inputStream" RIGHT="0" SIGIS="undef" SIGNAME="fifo_input_dout">
  1429. <CONNECTIONS>
  1430. <CONNECTION INSTANCE="fifo_input" PORT="dout"/>
  1431. </CONNECTIONS>
  1432. </PORT>
  1433. <PORT DIR="O" NAME="inpRdEn" SIGIS="undef" SIGNAME="fifo_input_rd_en">
  1434. <CONNECTIONS>
  1435. <CONNECTION INSTANCE="fifo_input" PORT="rd_en"/>
  1436. </CONNECTIONS>
  1437. </PORT>
  1438. <PORT DIR="I" NAME="inputEmpty" SIGIS="undef" SIGNAME="fifo_input_empty">
  1439. <CONNECTIONS>
  1440. <CONNECTION INSTANCE="fifo_input" PORT="empty"/>
  1441. </CONNECTIONS>
  1442. </PORT>
  1443. <PORT DIR="O" LEFT="31" NAME="outData" RIGHT="0" SIGIS="undef" SIGNAME="fifo_output_din">
  1444. <CONNECTIONS>
  1445. <CONNECTION INSTANCE="fifo_output" PORT="din"/>
  1446. </CONNECTIONS>
  1447. </PORT>
  1448. <PORT DIR="O" NAME="outWrEn" SIGIS="undef" SIGNAME="fifo_output_wr_en">
  1449. <CONNECTIONS>
  1450. <CONNECTION INSTANCE="fifo_output" PORT="wr_en"/>
  1451. </CONNECTIONS>
  1452. </PORT>
  1453. <PORT DIR="I" NAME="outputFull" SIGIS="undef" SIGNAME="fifo_output_full">
  1454. <CONNECTIONS>
  1455. <CONNECTION INSTANCE="fifo_output" PORT="full"/>
  1456. </CONNECTIONS>
  1457. </PORT>
  1458. <PORT DIR="O" LEFT="3" NAME="errorCode" RIGHT="0" SIGIS="undef" SIGNAME="packaging_1_errorCode">
  1459. <CONNECTIONS>
  1460. <CONNECTION INSTANCE="xlconcat_4" PORT="In0"/>
  1461. </CONNECTIONS>
  1462. </PORT>
  1463. <PORT DIR="O" LEFT="3" NAME="stateOut" RIGHT="0" SIGIS="undef" SIGNAME="packaging_1_stateOut">
  1464. <CONNECTIONS>
  1465. <CONNECTION INSTANCE="xlconcat_4" PORT="In1"/>
  1466. </CONNECTIONS>
  1467. </PORT>
  1468. </PORTS>
  1469. <BUSINTERFACES>
  1470. <BUSINTERFACE BUSNAME="packaging_1_fifo_read" NAME="fifo_read" TYPE="INITIATOR" VLNV="xilinx.com:interface:fifo_read:1.0">
  1471. <PORTMAPS>
  1472. <PORTMAP LOGICAL="RD_DATA" PHYSICAL="inputStream"/>
  1473. <PORTMAP LOGICAL="RD_EN" PHYSICAL="inpRdEn"/>
  1474. <PORTMAP LOGICAL="EMPTY" PHYSICAL="inputEmpty"/>
  1475. </PORTMAPS>
  1476. </BUSINTERFACE>
  1477. <BUSINTERFACE BUSNAME="packaging_1_fifo_write" NAME="fifo_write" TYPE="INITIATOR" VLNV="xilinx.com:interface:fifo_write:1.0">
  1478. <PORTMAPS>
  1479. <PORTMAP LOGICAL="WR_DATA" PHYSICAL="outData"/>
  1480. <PORTMAP LOGICAL="WR_EN" PHYSICAL="outWrEn"/>
  1481. <PORTMAP LOGICAL="FULL" PHYSICAL="outputFull"/>
  1482. </PORTMAPS>
  1483. </BUSINTERFACE>
  1484. </BUSINTERFACES>
  1485. </MODULE>
  1486. <MODULE COREREVISION="4" FULLNAME="/segment_0" HWVERSION="1.0" INSTANCE="segment_0" IPTYPE="PERIPHERAL" IS_ENABLE="1" MODCLASS="PERIPHERAL" MODTYPE="segment" VLNV="xilinx.com:user:segment:1.0">
  1487. <DOCUMENTS/>
  1488. <PARAMETERS>
  1489. <PARAMETER NAME="Component_Name" VALUE="design_1_segment_0_0"/>
  1490. <PARAMETER NAME="EDK_IPTYPE" VALUE="PERIPHERAL"/>
  1491. </PARAMETERS>
  1492. <PORTS>
  1493. <PORT DIR="I" LEFT="15" NAME="num1" RIGHT="0" SIGIS="undef" SIGNAME="c_counter_binary_1_Q">
  1494. <CONNECTIONS>
  1495. <CONNECTION INSTANCE="c_counter_binary_1" PORT="Q"/>
  1496. </CONNECTIONS>
  1497. </PORT>
  1498. <PORT DIR="I" LEFT="15" NAME="num2" RIGHT="0" SIGIS="undef" SIGNAME="c_counter_binary_0_Q">
  1499. <CONNECTIONS>
  1500. <CONNECTION INSTANCE="c_counter_binary_0" PORT="Q"/>
  1501. </CONNECTIONS>
  1502. </PORT>
  1503. <PORT CLKFREQUENCY="100000000" DIR="I" NAME="clk" SIGIS="clk" SIGNAME="External_Ports_clk_100MHz">
  1504. <CONNECTIONS>
  1505. <CONNECTION INSTANCE="External_Ports" PORT="clk_100MHz"/>
  1506. </CONNECTIONS>
  1507. </PORT>
  1508. <PORT DIR="O" LEFT="0" NAME="anodes" RIGHT="7" SIGIS="undef" SIGNAME="segment_0_anodes">
  1509. <CONNECTIONS>
  1510. <CONNECTION INSTANCE="External_Ports" PORT="anodes_0"/>
  1511. </CONNECTIONS>
  1512. </PORT>
  1513. <PORT DIR="O" LEFT="0" NAME="cathodes" RIGHT="7" SIGIS="undef" SIGNAME="segment_0_cathodes">
  1514. <CONNECTIONS>
  1515. <CONNECTION INSTANCE="External_Ports" PORT="cathodes_0"/>
  1516. </CONNECTIONS>
  1517. </PORT>
  1518. </PORTS>
  1519. <BUSINTERFACES/>
  1520. </MODULE>
  1521. <MODULE COREREVISION="1" FULLNAME="/xlconcat_4" HWVERSION="2.1" INSTANCE="xlconcat_4" IPTYPE="PERIPHERAL" IS_ENABLE="1" MODCLASS="PERIPHERAL" MODTYPE="xlconcat" VLNV="xilinx.com:ip:xlconcat:2.1">
  1522. <DOCUMENTS/>
  1523. <PARAMETERS>
  1524. <PARAMETER NAME="IN0_WIDTH" VALUE="4"/>
  1525. <PARAMETER NAME="IN1_WIDTH" VALUE="4"/>
  1526. <PARAMETER NAME="IN2_WIDTH" VALUE="8"/>
  1527. <PARAMETER NAME="IN3_WIDTH" VALUE="2"/>
  1528. <PARAMETER NAME="IN4_WIDTH" VALUE="5"/>
  1529. <PARAMETER NAME="IN5_WIDTH" VALUE="1"/>
  1530. <PARAMETER NAME="IN6_WIDTH" VALUE="1"/>
  1531. <PARAMETER NAME="IN7_WIDTH" VALUE="1"/>
  1532. <PARAMETER NAME="IN8_WIDTH" VALUE="1"/>
  1533. <PARAMETER NAME="IN9_WIDTH" VALUE="1"/>
  1534. <PARAMETER NAME="IN10_WIDTH" VALUE="1"/>
  1535. <PARAMETER NAME="IN11_WIDTH" VALUE="1"/>
  1536. <PARAMETER NAME="IN12_WIDTH" VALUE="1"/>
  1537. <PARAMETER NAME="IN13_WIDTH" VALUE="1"/>
  1538. <PARAMETER NAME="IN14_WIDTH" VALUE="1"/>
  1539. <PARAMETER NAME="IN15_WIDTH" VALUE="1"/>
  1540. <PARAMETER NAME="IN16_WIDTH" VALUE="1"/>
  1541. <PARAMETER NAME="IN17_WIDTH" VALUE="1"/>
  1542. <PARAMETER NAME="IN18_WIDTH" VALUE="1"/>
  1543. <PARAMETER NAME="IN19_WIDTH" VALUE="1"/>
  1544. <PARAMETER NAME="IN20_WIDTH" VALUE="1"/>
  1545. <PARAMETER NAME="IN21_WIDTH" VALUE="1"/>
  1546. <PARAMETER NAME="IN22_WIDTH" VALUE="1"/>
  1547. <PARAMETER NAME="IN23_WIDTH" VALUE="1"/>
  1548. <PARAMETER NAME="IN24_WIDTH" VALUE="1"/>
  1549. <PARAMETER NAME="IN25_WIDTH" VALUE="1"/>
  1550. <PARAMETER NAME="IN26_WIDTH" VALUE="1"/>
  1551. <PARAMETER NAME="IN27_WIDTH" VALUE="1"/>
  1552. <PARAMETER NAME="IN28_WIDTH" VALUE="1"/>
  1553. <PARAMETER NAME="IN29_WIDTH" VALUE="1"/>
  1554. <PARAMETER NAME="IN30_WIDTH" VALUE="1"/>
  1555. <PARAMETER NAME="IN31_WIDTH" VALUE="1"/>
  1556. <PARAMETER NAME="dout_width" VALUE="16"/>
  1557. <PARAMETER NAME="NUM_PORTS" VALUE="3"/>
  1558. <PARAMETER NAME="Component_Name" VALUE="design_1_xlconcat_4_0"/>
  1559. <PARAMETER NAME="EDK_IPTYPE" VALUE="PERIPHERAL"/>
  1560. </PARAMETERS>
  1561. <PORTS>
  1562. <PORT DIR="I" LEFT="3" NAME="In0" RIGHT="0" SIGIS="undef" SIGNAME="packaging_1_errorCode">
  1563. <CONNECTIONS>
  1564. <CONNECTION INSTANCE="packaging_1" PORT="errorCode"/>
  1565. </CONNECTIONS>
  1566. </PORT>
  1567. <PORT DIR="I" LEFT="3" NAME="In1" RIGHT="0" SIGIS="undef" SIGNAME="packaging_1_stateOut">
  1568. <CONNECTIONS>
  1569. <CONNECTION INSTANCE="packaging_1" PORT="stateOut"/>
  1570. </CONNECTIONS>
  1571. </PORT>
  1572. <PORT DIR="I" LEFT="7" NAME="In2" RIGHT="0" SIGIS="undef" SIGNAME="xlslice_0_Dout">
  1573. <CONNECTIONS>
  1574. <CONNECTION INSTANCE="xlslice_0" PORT="Dout"/>
  1575. </CONNECTIONS>
  1576. </PORT>
  1577. <PORT DIR="O" LEFT="15" NAME="dout" RIGHT="0" SIGIS="undef" SIGNAME="xlconcat_4_dout">
  1578. <CONNECTIONS>
  1579. <CONNECTION INSTANCE="External_Ports" PORT="led_0"/>
  1580. </CONNECTIONS>
  1581. </PORT>
  1582. </PORTS>
  1583. <BUSINTERFACES/>
  1584. </MODULE>
  1585. <MODULE COREREVISION="1" FULLNAME="/xlconcat_5" HWVERSION="2.1" INSTANCE="xlconcat_5" IPTYPE="PERIPHERAL" IS_ENABLE="1" MODCLASS="PERIPHERAL" MODTYPE="xlconcat" VLNV="xilinx.com:ip:xlconcat:2.1">
  1586. <DOCUMENTS/>
  1587. <PARAMETERS>
  1588. <PARAMETER NAME="IN0_WIDTH" VALUE="9"/>
  1589. <PARAMETER NAME="IN1_WIDTH" VALUE="7"/>
  1590. <PARAMETER NAME="IN2_WIDTH" VALUE="8"/>
  1591. <PARAMETER NAME="IN3_WIDTH" VALUE="2"/>
  1592. <PARAMETER NAME="IN4_WIDTH" VALUE="5"/>
  1593. <PARAMETER NAME="IN5_WIDTH" VALUE="1"/>
  1594. <PARAMETER NAME="IN6_WIDTH" VALUE="1"/>
  1595. <PARAMETER NAME="IN7_WIDTH" VALUE="1"/>
  1596. <PARAMETER NAME="IN8_WIDTH" VALUE="1"/>
  1597. <PARAMETER NAME="IN9_WIDTH" VALUE="1"/>
  1598. <PARAMETER NAME="IN10_WIDTH" VALUE="1"/>
  1599. <PARAMETER NAME="IN11_WIDTH" VALUE="1"/>
  1600. <PARAMETER NAME="IN12_WIDTH" VALUE="1"/>
  1601. <PARAMETER NAME="IN13_WIDTH" VALUE="1"/>
  1602. <PARAMETER NAME="IN14_WIDTH" VALUE="1"/>
  1603. <PARAMETER NAME="IN15_WIDTH" VALUE="1"/>
  1604. <PARAMETER NAME="IN16_WIDTH" VALUE="1"/>
  1605. <PARAMETER NAME="IN17_WIDTH" VALUE="1"/>
  1606. <PARAMETER NAME="IN18_WIDTH" VALUE="1"/>
  1607. <PARAMETER NAME="IN19_WIDTH" VALUE="1"/>
  1608. <PARAMETER NAME="IN20_WIDTH" VALUE="1"/>
  1609. <PARAMETER NAME="IN21_WIDTH" VALUE="1"/>
  1610. <PARAMETER NAME="IN22_WIDTH" VALUE="1"/>
  1611. <PARAMETER NAME="IN23_WIDTH" VALUE="1"/>
  1612. <PARAMETER NAME="IN24_WIDTH" VALUE="1"/>
  1613. <PARAMETER NAME="IN25_WIDTH" VALUE="1"/>
  1614. <PARAMETER NAME="IN26_WIDTH" VALUE="1"/>
  1615. <PARAMETER NAME="IN27_WIDTH" VALUE="1"/>
  1616. <PARAMETER NAME="IN28_WIDTH" VALUE="1"/>
  1617. <PARAMETER NAME="IN29_WIDTH" VALUE="1"/>
  1618. <PARAMETER NAME="IN30_WIDTH" VALUE="1"/>
  1619. <PARAMETER NAME="IN31_WIDTH" VALUE="1"/>
  1620. <PARAMETER NAME="dout_width" VALUE="16"/>
  1621. <PARAMETER NAME="NUM_PORTS" VALUE="2"/>
  1622. <PARAMETER NAME="Component_Name" VALUE="design_1_xlconcat_5_0"/>
  1623. <PARAMETER NAME="EDK_IPTYPE" VALUE="PERIPHERAL"/>
  1624. </PARAMETERS>
  1625. <PORTS>
  1626. <PORT DIR="I" LEFT="8" NAME="In0" RIGHT="0" SIGIS="undef" SIGNAME="fifo_output_rd_data_count">
  1627. <CONNECTIONS>
  1628. <CONNECTION INSTANCE="fifo_output" PORT="rd_data_count"/>
  1629. </CONNECTIONS>
  1630. </PORT>
  1631. <PORT DIR="I" LEFT="6" NAME="In1" RIGHT="0" SIGIS="undef" SIGNAME="xlconstant_1_dout">
  1632. <CONNECTIONS>
  1633. <CONNECTION INSTANCE="xlconstant_1" PORT="dout"/>
  1634. </CONNECTIONS>
  1635. </PORT>
  1636. <PORT DIR="O" LEFT="15" NAME="dout" RIGHT="0" SIGIS="undef" SIGNAME="xlconcat_5_dout">
  1637. <CONNECTIONS>
  1638. <CONNECTION INSTANCE="xlslice_0" PORT="Din"/>
  1639. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="fifo_read_length"/>
  1640. </CONNECTIONS>
  1641. </PORT>
  1642. </PORTS>
  1643. <BUSINTERFACES/>
  1644. </MODULE>
  1645. <MODULE COREREVISION="5" FULLNAME="/xlconstant_0" HWVERSION="1.1" INSTANCE="xlconstant_0" IPTYPE="PERIPHERAL" IS_ENABLE="1" MODCLASS="PERIPHERAL" MODTYPE="xlconstant" VLNV="xilinx.com:ip:xlconstant:1.1">
  1646. <DOCUMENTS/>
  1647. <PARAMETERS>
  1648. <PARAMETER NAME="CONST_WIDTH" VALUE="16"/>
  1649. <PARAMETER NAME="CONST_VAL" VALUE="0x0000"/>
  1650. <PARAMETER NAME="Component_Name" VALUE="design_1_xlconstant_0_0"/>
  1651. <PARAMETER NAME="EDK_IPTYPE" VALUE="PERIPHERAL"/>
  1652. </PARAMETERS>
  1653. <PORTS>
  1654. <PORT DIR="O" LEFT="15" NAME="dout" RIGHT="0" SIGIS="undef" SIGNAME="xlconstant_0_dout">
  1655. <CONNECTIONS>
  1656. <CONNECTION INSTANCE="ethernet_transceiver2_0" PORT="udp_packet_checksum"/>
  1657. </CONNECTIONS>
  1658. </PORT>
  1659. </PORTS>
  1660. <BUSINTERFACES/>
  1661. </MODULE>
  1662. <MODULE COREREVISION="5" FULLNAME="/xlconstant_1" HWVERSION="1.1" INSTANCE="xlconstant_1" IPTYPE="PERIPHERAL" IS_ENABLE="1" MODCLASS="PERIPHERAL" MODTYPE="xlconstant" VLNV="xilinx.com:ip:xlconstant:1.1">
  1663. <DOCUMENTS/>
  1664. <PARAMETERS>
  1665. <PARAMETER NAME="CONST_WIDTH" VALUE="7"/>
  1666. <PARAMETER NAME="CONST_VAL" VALUE="0x00"/>
  1667. <PARAMETER NAME="Component_Name" VALUE="design_1_xlconstant_1_0"/>
  1668. <PARAMETER NAME="EDK_IPTYPE" VALUE="PERIPHERAL"/>
  1669. </PARAMETERS>
  1670. <PORTS>
  1671. <PORT DIR="O" LEFT="6" NAME="dout" RIGHT="0" SIGIS="undef" SIGNAME="xlconstant_1_dout">
  1672. <CONNECTIONS>
  1673. <CONNECTION INSTANCE="xlconcat_5" PORT="In1"/>
  1674. </CONNECTIONS>
  1675. </PORT>
  1676. </PORTS>
  1677. <BUSINTERFACES/>
  1678. </MODULE>
  1679. <MODULE COREREVISION="1" FULLNAME="/xlslice_0" HWVERSION="1.0" INSTANCE="xlslice_0" IPTYPE="PERIPHERAL" IS_ENABLE="1" MODCLASS="PERIPHERAL" MODTYPE="xlslice" VLNV="xilinx.com:ip:xlslice:1.0">
  1680. <DOCUMENTS/>
  1681. <PARAMETERS>
  1682. <PARAMETER NAME="DIN_WIDTH" VALUE="16"/>
  1683. <PARAMETER NAME="DIN_FROM" VALUE="7"/>
  1684. <PARAMETER NAME="DIN_TO" VALUE="0"/>
  1685. <PARAMETER NAME="Component_Name" VALUE="design_1_xlslice_0_0"/>
  1686. <PARAMETER NAME="DOUT_WIDTH" VALUE="8"/>
  1687. <PARAMETER NAME="EDK_IPTYPE" VALUE="PERIPHERAL"/>
  1688. </PARAMETERS>
  1689. <PORTS>
  1690. <PORT DIR="I" LEFT="15" NAME="Din" RIGHT="0" SIGIS="undef" SIGNAME="xlconcat_5_dout">
  1691. <CONNECTIONS>
  1692. <CONNECTION INSTANCE="xlconcat_5" PORT="dout"/>
  1693. </CONNECTIONS>
  1694. </PORT>
  1695. <PORT DIR="O" LEFT="7" NAME="Dout" RIGHT="0" SIGIS="undef" SIGNAME="xlslice_0_Dout">
  1696. <CONNECTIONS>
  1697. <CONNECTION INSTANCE="xlconcat_4" PORT="In2"/>
  1698. </CONNECTIONS>
  1699. </PORT>
  1700. </PORTS>
  1701. <BUSINTERFACES/>
  1702. </MODULE>
  1703. </MODULES>
  1704. </EDKSYSTEM>