design_1_wrapper.v 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. //Copyright 1986-2018 Xilinx, Inc. All Rights Reserved.
  2. //--------------------------------------------------------------------------------
  3. //Tool Version: Vivado v.2018.3 (lin64) Build 2405991 Thu Dec 6 23:36:41 MST 2018
  4. //Date : Mon Apr 20 19:50:49 2020
  5. //Host : DESKTOP-L9P0FU6 running 64-bit Ubuntu 18.04.4 LTS
  6. //Command : generate_target design_1_wrapper.bd
  7. //Design : design_1_wrapper
  8. //Purpose : IP block netlist
  9. //--------------------------------------------------------------------------------
  10. `timescale 1 ps / 1 ps
  11. module design_1_wrapper
  12. (anodes_0,
  13. cathodes_0,
  14. clk_100MHz,
  15. eth_crsdv_0,
  16. eth_mdc_0,
  17. eth_mdio_0,
  18. eth_refclk_0,
  19. eth_rstn_0,
  20. eth_rxd_0,
  21. eth_rxerr_0,
  22. eth_txd_0,
  23. eth_txen_0,
  24. led16_b_0,
  25. led16_g_0,
  26. led16_r_0,
  27. led17_b_0,
  28. led17_g_0,
  29. led17_r_0,
  30. led_0,
  31. reset_rtl_0,
  32. sw_0);
  33. output [0:7]anodes_0;
  34. output [0:7]cathodes_0;
  35. input clk_100MHz;
  36. inout eth_crsdv_0;
  37. output eth_mdc_0;
  38. inout eth_mdio_0;
  39. output eth_refclk_0;
  40. inout eth_rstn_0;
  41. inout [1:0]eth_rxd_0;
  42. inout eth_rxerr_0;
  43. inout [1:0]eth_txd_0;
  44. inout eth_txen_0;
  45. output led16_b_0;
  46. output led16_g_0;
  47. output led16_r_0;
  48. output led17_b_0;
  49. output led17_g_0;
  50. output led17_r_0;
  51. output [15:0]led_0;
  52. input reset_rtl_0;
  53. input [4:0]sw_0;
  54. wire [0:7]anodes_0;
  55. wire [0:7]cathodes_0;
  56. wire clk_100MHz;
  57. wire eth_crsdv_0;
  58. wire eth_mdc_0;
  59. wire eth_mdio_0;
  60. wire eth_refclk_0;
  61. wire eth_rstn_0;
  62. wire [1:0]eth_rxd_0;
  63. wire eth_rxerr_0;
  64. wire [1:0]eth_txd_0;
  65. wire eth_txen_0;
  66. wire led16_b_0;
  67. wire led16_g_0;
  68. wire led16_r_0;
  69. wire led17_b_0;
  70. wire led17_g_0;
  71. wire led17_r_0;
  72. wire [15:0]led_0;
  73. wire reset_rtl_0;
  74. wire [4:0]sw_0;
  75. design_1 design_1_i
  76. (.anodes_0(anodes_0),
  77. .cathodes_0(cathodes_0),
  78. .clk_100MHz(clk_100MHz),
  79. .eth_crsdv_0(eth_crsdv_0),
  80. .eth_mdc_0(eth_mdc_0),
  81. .eth_mdio_0(eth_mdio_0),
  82. .eth_refclk_0(eth_refclk_0),
  83. .eth_rstn_0(eth_rstn_0),
  84. .eth_rxd_0(eth_rxd_0),
  85. .eth_rxerr_0(eth_rxerr_0),
  86. .eth_txd_0(eth_txd_0),
  87. .eth_txen_0(eth_txen_0),
  88. .led16_b_0(led16_b_0),
  89. .led16_g_0(led16_g_0),
  90. .led16_r_0(led16_r_0),
  91. .led17_b_0(led17_b_0),
  92. .led17_g_0(led17_g_0),
  93. .led17_r_0(led17_r_0),
  94. .led_0(led_0),
  95. .reset_rtl_0(reset_rtl_0),
  96. .sw_0(sw_0));
  97. endmodule